93 lines
4.0 KiB
Plaintext
93 lines
4.0 KiB
Plaintext
Assembler report for AND2Gate
|
|
Tue Mar 7 20:31:04 2023
|
|
Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition
|
|
|
|
|
|
---------------------
|
|
; Table of Contents ;
|
|
---------------------
|
|
1. Legal Notice
|
|
2. Assembler Summary
|
|
3. Assembler Settings
|
|
4. Assembler Generated Files
|
|
5. Assembler Device Options: AND2Gate.sof
|
|
6. Assembler Messages
|
|
|
|
|
|
|
|
----------------
|
|
; Legal Notice ;
|
|
----------------
|
|
Copyright (C) 2020 Intel Corporation. All rights reserved.
|
|
Your use of Intel Corporation's design tools, logic functions
|
|
and other software and tools, and any partner logic
|
|
functions, and any output files from any of the foregoing
|
|
(including device programming or simulation files), and any
|
|
associated documentation or information are expressly subject
|
|
to the terms and conditions of the Intel Program License
|
|
Subscription Agreement, the Intel Quartus Prime License Agreement,
|
|
the Intel FPGA IP License Agreement, or other applicable license
|
|
agreement, including, without limitation, that your use is for
|
|
the sole purpose of programming logic devices manufactured by
|
|
Intel and sold by Intel or its authorized distributors. Please
|
|
refer to the applicable agreement for further details, at
|
|
https://fpgasoftware.intel.com/eula.
|
|
|
|
|
|
|
|
+---------------------------------------------------------------+
|
|
; Assembler Summary ;
|
|
+-----------------------+---------------------------------------+
|
|
; Assembler Status ; Successful - Tue Mar 7 20:31:04 2023 ;
|
|
; Revision Name ; AND2Gate ;
|
|
; Top-level Entity Name ; GateDemo ;
|
|
; Family ; Cyclone IV E ;
|
|
; Device ; EP4CE115F29C7 ;
|
|
+-----------------------+---------------------------------------+
|
|
|
|
|
|
+----------------------------------+
|
|
; Assembler Settings ;
|
|
+--------+---------+---------------+
|
|
; Option ; Setting ; Default Value ;
|
|
+--------+---------+---------------+
|
|
|
|
|
|
+-----------------------------------------------------------------------------------------------+
|
|
; Assembler Generated Files ;
|
|
+-----------------------------------------------------------------------------------------------+
|
|
; File Name ;
|
|
+-----------------------------------------------------------------------------------------------+
|
|
; /home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica01/part2/output_files/AND2Gate.sof ;
|
|
+-----------------------------------------------------------------------------------------------+
|
|
|
|
|
|
+----------------------------------------+
|
|
; Assembler Device Options: AND2Gate.sof ;
|
|
+----------------+-----------------------+
|
|
; Option ; Setting ;
|
|
+----------------+-----------------------+
|
|
; JTAG usercode ; 0x00562F27 ;
|
|
; Checksum ; 0x00562F27 ;
|
|
+----------------+-----------------------+
|
|
|
|
|
|
+--------------------+
|
|
; Assembler Messages ;
|
|
+--------------------+
|
|
Info: *******************************************************************
|
|
Info: Running Quartus Prime Assembler
|
|
Info: Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition
|
|
Info: Processing started: Tue Mar 7 20:31:01 2023
|
|
Info: Command: quartus_asm --read_settings_files=off --write_settings_files=off VHDLDemo -c AND2Gate
|
|
Warning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance.
|
|
Info (115031): Writing out detailed assembly data for power analysis
|
|
Info (115030): Assembler is generating device programming files
|
|
Info: Quartus Prime Assembler was successful. 0 errors, 1 warning
|
|
Info: Peak virtual memory: 367 megabytes
|
|
Info: Processing ended: Tue Mar 7 20:31:04 2023
|
|
Info: Elapsed time: 00:00:03
|
|
Info: Total CPU time (on all processors): 00:00:03
|
|
|
|
|