-- Copyright (C) 2020 Intel Corporation. All rights reserved. -- Your use of Intel Corporation's design tools, logic functions -- and other software and tools, and any partner logic -- functions, and any output files from any of the foregoing -- (including device programming or simulation files), and any -- associated documentation or information are expressly subject -- to the terms and conditions of the Intel Program License -- Subscription Agreement, the Intel Quartus Prime License Agreement, -- the Intel FPGA IP License Agreement, or other applicable license -- agreement, including, without limitation, that your use is for -- the sole purpose of programming logic devices manufactured by -- Intel and sold by Intel or its authorized distributors. Please -- refer to the applicable agreement for further details, at -- https://fpgasoftware.intel.com/eula. -- VENDOR "Altera" -- PROGRAM "Quartus Prime" -- VERSION "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" -- DATE "11/18/2022 14:55:36" -- -- Device: Altera EP4CE6E22C6 Package TQFP144 -- -- -- This VHDL file should be used for ModelSim-Altera (VHDL) only -- LIBRARY CYCLONEIVE; LIBRARY IEEE; USE CYCLONEIVE.CYCLONEIVE_COMPONENTS.ALL; USE IEEE.STD_LOGIC_1164.ALL; ENTITY hard_block IS PORT ( devoe : IN std_logic; devclrn : IN std_logic; devpor : IN std_logic ); END hard_block; -- Design Ports Information -- ~ALTERA_ASDO_DATA1~ => Location: PIN_6, I/O Standard: 2.5 V, Current Strength: Default -- ~ALTERA_FLASH_nCE_nCSO~ => Location: PIN_8, I/O Standard: 2.5 V, Current Strength: Default -- ~ALTERA_DCLK~ => Location: PIN_12, I/O Standard: 2.5 V, Current Strength: Default -- ~ALTERA_DATA0~ => Location: PIN_13, I/O Standard: 2.5 V, Current Strength: Default -- ~ALTERA_nCEO~ => Location: PIN_101, I/O Standard: 2.5 V, Current Strength: 8mA ARCHITECTURE structure OF hard_block IS SIGNAL gnd : std_logic := '0'; SIGNAL vcc : std_logic := '1'; SIGNAL unknown : std_logic := 'X'; SIGNAL ww_devoe : std_logic; SIGNAL ww_devclrn : std_logic; SIGNAL ww_devpor : std_logic; SIGNAL \~ALTERA_ASDO_DATA1~~padout\ : std_logic; SIGNAL \~ALTERA_FLASH_nCE_nCSO~~padout\ : std_logic; SIGNAL \~ALTERA_DATA0~~padout\ : std_logic; SIGNAL \~ALTERA_ASDO_DATA1~~ibuf_o\ : std_logic; SIGNAL \~ALTERA_FLASH_nCE_nCSO~~ibuf_o\ : std_logic; SIGNAL \~ALTERA_DATA0~~ibuf_o\ : std_logic; BEGIN ww_devoe <= devoe; ww_devclrn <= devclrn; ww_devpor <= devpor; END structure; LIBRARY CYCLONEIVE; LIBRARY IEEE; USE CYCLONEIVE.CYCLONEIVE_COMPONENTS.ALL; USE IEEE.STD_LOGIC_1164.ALL; ENTITY Mux16_1 IS PORT ( pin_name1 : OUT std_logic; Sel4 : IN std_logic; Sel3 : IN std_logic; Sel2 : IN std_logic; Sel1 : IN std_logic; I0 : IN std_logic; ze : IN std_logic; I2 : IN std_logic; I3 : IN std_logic; I4 : IN std_logic; I5 : IN std_logic; I6 : IN std_logic; I7 : IN std_logic; I8 : IN std_logic; I9 : IN std_logic; I10 : IN std_logic; I11 : IN std_logic; I12 : IN std_logic; I13 : IN std_logic; I14 : IN std_logic; I15 : IN std_logic ); END Mux16_1; -- Design Ports Information -- pin_name1 => Location: PIN_76, I/O Standard: 2.5 V, Current Strength: Default -- I10 => Location: PIN_46, I/O Standard: 2.5 V, Current Strength: Default -- Sel2 => Location: PIN_80, I/O Standard: 2.5 V, Current Strength: Default -- I9 => Location: PIN_65, I/O Standard: 2.5 V, Current Strength: Default -- Sel1 => Location: PIN_112, I/O Standard: 2.5 V, Current Strength: Default -- I8 => Location: PIN_68, I/O Standard: 2.5 V, Current Strength: Default -- I11 => Location: PIN_87, I/O Standard: 2.5 V, Current Strength: Default -- Sel4 => Location: PIN_121, I/O Standard: 2.5 V, Current Strength: Default -- I5 => Location: PIN_85, I/O Standard: 2.5 V, Current Strength: Default -- I6 => Location: PIN_86, I/O Standard: 2.5 V, Current Strength: Default -- I4 => Location: PIN_69, I/O Standard: 2.5 V, Current Strength: Default -- I7 => Location: PIN_88, I/O Standard: 2.5 V, Current Strength: Default -- Sel3 => Location: PIN_89, I/O Standard: 2.5 V, Current Strength: Default -- I2 => Location: PIN_74, I/O Standard: 2.5 V, Current Strength: Default -- ze => Location: PIN_90, I/O Standard: 2.5 V, Current Strength: Default -- I0 => Location: PIN_91, I/O Standard: 2.5 V, Current Strength: Default -- I3 => Location: PIN_84, I/O Standard: 2.5 V, Current Strength: Default -- I13 => Location: PIN_66, I/O Standard: 2.5 V, Current Strength: Default -- I14 => Location: PIN_120, I/O Standard: 2.5 V, Current Strength: Default -- I12 => Location: PIN_83, I/O Standard: 2.5 V, Current Strength: Default -- I15 => Location: PIN_77, I/O Standard: 2.5 V, Current Strength: Default ARCHITECTURE structure OF Mux16_1 IS SIGNAL gnd : std_logic := '0'; SIGNAL vcc : std_logic := '1'; SIGNAL unknown : std_logic := 'X'; SIGNAL devoe : std_logic := '1'; SIGNAL devclrn : std_logic := '1'; SIGNAL devpor : std_logic := '1'; SIGNAL ww_devoe : std_logic; SIGNAL ww_devclrn : std_logic; SIGNAL ww_devpor : std_logic; SIGNAL ww_pin_name1 : std_logic; SIGNAL ww_Sel4 : std_logic; SIGNAL ww_Sel3 : std_logic; SIGNAL ww_Sel2 : std_logic; SIGNAL ww_Sel1 : std_logic; SIGNAL ww_I0 : std_logic; SIGNAL ww_ze : std_logic; SIGNAL ww_I2 : std_logic; SIGNAL ww_I3 : std_logic; SIGNAL ww_I4 : std_logic; SIGNAL ww_I5 : std_logic; SIGNAL ww_I6 : std_logic; SIGNAL ww_I7 : std_logic; SIGNAL ww_I8 : std_logic; SIGNAL ww_I9 : std_logic; SIGNAL ww_I10 : std_logic; SIGNAL ww_I11 : std_logic; SIGNAL ww_I12 : std_logic; SIGNAL ww_I13 : std_logic; SIGNAL ww_I14 : std_logic; SIGNAL ww_I15 : std_logic; SIGNAL \pin_name1~output_o\ : std_logic; SIGNAL \I14~input_o\ : std_logic; SIGNAL \Sel2~input_o\ : std_logic; SIGNAL \Sel1~input_o\ : std_logic; SIGNAL \I12~input_o\ : std_logic; SIGNAL \inst14|inst2~7_combout\ : std_logic; SIGNAL \I13~input_o\ : std_logic; SIGNAL \I15~input_o\ : std_logic; SIGNAL \inst14|inst2~8_combout\ : std_logic; SIGNAL \I5~input_o\ : std_logic; SIGNAL \I6~input_o\ : std_logic; SIGNAL \I4~input_o\ : std_logic; SIGNAL \inst14|inst2~2_combout\ : std_logic; SIGNAL \I7~input_o\ : std_logic; SIGNAL \inst14|inst2~3_combout\ : std_logic; SIGNAL \Sel4~input_o\ : std_logic; SIGNAL \Sel3~input_o\ : std_logic; SIGNAL \I2~input_o\ : std_logic; SIGNAL \ze~input_o\ : std_logic; SIGNAL \I0~input_o\ : std_logic; SIGNAL \inst14|inst2~4_combout\ : std_logic; SIGNAL \I3~input_o\ : std_logic; SIGNAL \inst14|inst2~5_combout\ : std_logic; SIGNAL \inst14|inst2~6_combout\ : std_logic; SIGNAL \I10~input_o\ : std_logic; SIGNAL \I8~input_o\ : std_logic; SIGNAL \I9~input_o\ : std_logic; SIGNAL \inst14|inst2~0_combout\ : std_logic; SIGNAL \I11~input_o\ : std_logic; SIGNAL \inst14|inst2~1_combout\ : std_logic; SIGNAL \inst14|inst2~9_combout\ : std_logic; COMPONENT hard_block PORT ( devoe : IN std_logic; devclrn : IN std_logic; devpor : IN std_logic); END COMPONENT; BEGIN pin_name1 <= ww_pin_name1; ww_Sel4 <= Sel4; ww_Sel3 <= Sel3; ww_Sel2 <= Sel2; ww_Sel1 <= Sel1; ww_I0 <= I0; ww_ze <= ze; ww_I2 <= I2; ww_I3 <= I3; ww_I4 <= I4; ww_I5 <= I5; ww_I6 <= I6; ww_I7 <= I7; ww_I8 <= I8; ww_I9 <= I9; ww_I10 <= I10; ww_I11 <= I11; ww_I12 <= I12; ww_I13 <= I13; ww_I14 <= I14; ww_I15 <= I15; ww_devoe <= devoe; ww_devclrn <= devclrn; ww_devpor <= devpor; auto_generated_inst : hard_block PORT MAP ( devoe => ww_devoe, devclrn => ww_devclrn, devpor => ww_devpor); -- Location: IOOBUF_X34_Y4_N23 \pin_name1~output\ : cycloneive_io_obuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", open_drain_output => "false") -- pragma translate_on PORT MAP ( i => \inst14|inst2~9_combout\, devoe => ww_devoe, o => \pin_name1~output_o\); -- Location: IOIBUF_X23_Y24_N8 \I14~input\ : cycloneive_io_ibuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", simulate_z_as => "z") -- pragma translate_on PORT MAP ( i => ww_I14, o => \I14~input_o\); -- Location: IOIBUF_X34_Y7_N8 \Sel2~input\ : cycloneive_io_ibuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", simulate_z_as => "z") -- pragma translate_on PORT MAP ( i => ww_Sel2, o => \Sel2~input_o\); -- Location: IOIBUF_X28_Y24_N1 \Sel1~input\ : cycloneive_io_ibuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", simulate_z_as => "z") -- pragma translate_on PORT MAP ( i => ww_Sel1, o => \Sel1~input_o\); -- Location: IOIBUF_X34_Y9_N22 \I12~input\ : cycloneive_io_ibuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", simulate_z_as => "z") -- pragma translate_on PORT MAP ( i => ww_I12, o => \I12~input_o\); -- Location: LCCOMB_X28_Y8_N12 \inst14|inst2~7\ : cycloneive_lcell_comb -- Equation(s): -- \inst14|inst2~7_combout\ = (\Sel2~input_o\ & ((\I14~input_o\) # ((\Sel1~input_o\)))) # (!\Sel2~input_o\ & (((!\Sel1~input_o\ & \I12~input_o\)))) -- pragma translate_off GENERIC MAP ( lut_mask => "1100101111001000", sum_lutc_input => "datac") -- pragma translate_on PORT MAP ( dataa => \I14~input_o\, datab => \Sel2~input_o\, datac => \Sel1~input_o\, datad => \I12~input_o\, combout => \inst14|inst2~7_combout\); -- Location: IOIBUF_X28_Y0_N1 \I13~input\ : cycloneive_io_ibuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", simulate_z_as => "z") -- pragma translate_on PORT MAP ( i => ww_I13, o => \I13~input_o\); -- Location: IOIBUF_X34_Y4_N15 \I15~input\ : cycloneive_io_ibuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", simulate_z_as => "z") -- pragma translate_on PORT MAP ( i => ww_I15, o => \I15~input_o\); -- Location: LCCOMB_X28_Y8_N6 \inst14|inst2~8\ : cycloneive_lcell_comb -- Equation(s): -- \inst14|inst2~8_combout\ = (\inst14|inst2~7_combout\ & (((\I15~input_o\)) # (!\Sel1~input_o\))) # (!\inst14|inst2~7_combout\ & (\Sel1~input_o\ & (\I13~input_o\))) -- pragma translate_off GENERIC MAP ( lut_mask => "1110101001100010", sum_lutc_input => "datac") -- pragma translate_on PORT MAP ( dataa => \inst14|inst2~7_combout\, datab => \Sel1~input_o\, datac => \I13~input_o\, datad => \I15~input_o\, combout => \inst14|inst2~8_combout\); -- Location: IOIBUF_X34_Y9_N8 \I5~input\ : cycloneive_io_ibuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", simulate_z_as => "z") -- pragma translate_on PORT MAP ( i => ww_I5, o => \I5~input_o\); -- Location: IOIBUF_X34_Y9_N1 \I6~input\ : cycloneive_io_ibuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", simulate_z_as => "z") -- pragma translate_on PORT MAP ( i => ww_I6, o => \I6~input_o\); -- Location: IOIBUF_X30_Y0_N1 \I4~input\ : cycloneive_io_ibuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", simulate_z_as => "z") -- pragma translate_on PORT MAP ( i => ww_I4, o => \I4~input_o\); -- Location: LCCOMB_X28_Y8_N20 \inst14|inst2~2\ : cycloneive_lcell_comb -- Equation(s): -- \inst14|inst2~2_combout\ = (\Sel1~input_o\ & (((\Sel2~input_o\)))) # (!\Sel1~input_o\ & ((\Sel2~input_o\ & (\I6~input_o\)) # (!\Sel2~input_o\ & ((\I4~input_o\))))) -- pragma translate_off GENERIC MAP ( lut_mask => "1111101000001100", sum_lutc_input => "datac") -- pragma translate_on PORT MAP ( dataa => \I6~input_o\, datab => \I4~input_o\, datac => \Sel1~input_o\, datad => \Sel2~input_o\, combout => \inst14|inst2~2_combout\); -- Location: IOIBUF_X34_Y12_N22 \I7~input\ : cycloneive_io_ibuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", simulate_z_as => "z") -- pragma translate_on PORT MAP ( i => ww_I7, o => \I7~input_o\); -- Location: LCCOMB_X28_Y8_N22 \inst14|inst2~3\ : cycloneive_lcell_comb -- Equation(s): -- \inst14|inst2~3_combout\ = (\inst14|inst2~2_combout\ & (((\I7~input_o\) # (!\Sel1~input_o\)))) # (!\inst14|inst2~2_combout\ & (\I5~input_o\ & (\Sel1~input_o\))) -- pragma translate_off GENERIC MAP ( lut_mask => "1110110000101100", sum_lutc_input => "datac") -- pragma translate_on PORT MAP ( dataa => \I5~input_o\, datab => \inst14|inst2~2_combout\, datac => \Sel1~input_o\, datad => \I7~input_o\, combout => \inst14|inst2~3_combout\); -- Location: IOIBUF_X23_Y24_N15 \Sel4~input\ : cycloneive_io_ibuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", simulate_z_as => "z") -- pragma translate_on PORT MAP ( i => ww_Sel4, o => \Sel4~input_o\); -- Location: IOIBUF_X34_Y12_N15 \Sel3~input\ : cycloneive_io_ibuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", simulate_z_as => "z") -- pragma translate_on PORT MAP ( i => ww_Sel3, o => \Sel3~input_o\); -- Location: IOIBUF_X34_Y2_N15 \I2~input\ : cycloneive_io_ibuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", simulate_z_as => "z") -- pragma translate_on PORT MAP ( i => ww_I2, o => \I2~input_o\); -- Location: IOIBUF_X34_Y12_N8 \ze~input\ : cycloneive_io_ibuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", simulate_z_as => "z") -- pragma translate_on PORT MAP ( i => ww_ze, o => \ze~input_o\); -- Location: IOIBUF_X34_Y12_N1 \I0~input\ : cycloneive_io_ibuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", simulate_z_as => "z") -- pragma translate_on PORT MAP ( i => ww_I0, o => \I0~input_o\); -- Location: LCCOMB_X33_Y8_N8 \inst14|inst2~4\ : cycloneive_lcell_comb -- Equation(s): -- \inst14|inst2~4_combout\ = (\Sel2~input_o\ & (((\Sel1~input_o\)))) # (!\Sel2~input_o\ & ((\Sel1~input_o\ & (\ze~input_o\)) # (!\Sel1~input_o\ & ((\I0~input_o\))))) -- pragma translate_off GENERIC MAP ( lut_mask => "1110001111100000", sum_lutc_input => "datac") -- pragma translate_on PORT MAP ( dataa => \ze~input_o\, datab => \Sel2~input_o\, datac => \Sel1~input_o\, datad => \I0~input_o\, combout => \inst14|inst2~4_combout\); -- Location: IOIBUF_X34_Y9_N15 \I3~input\ : cycloneive_io_ibuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", simulate_z_as => "z") -- pragma translate_on PORT MAP ( i => ww_I3, o => \I3~input_o\); -- Location: LCCOMB_X28_Y8_N24 \inst14|inst2~5\ : cycloneive_lcell_comb -- Equation(s): -- \inst14|inst2~5_combout\ = (\Sel2~input_o\ & ((\inst14|inst2~4_combout\ & ((\I3~input_o\))) # (!\inst14|inst2~4_combout\ & (\I2~input_o\)))) # (!\Sel2~input_o\ & (((\inst14|inst2~4_combout\)))) -- pragma translate_off GENERIC MAP ( lut_mask => "1111100000111000", sum_lutc_input => "datac") -- pragma translate_on PORT MAP ( dataa => \I2~input_o\, datab => \Sel2~input_o\, datac => \inst14|inst2~4_combout\, datad => \I3~input_o\, combout => \inst14|inst2~5_combout\); -- Location: LCCOMB_X28_Y8_N18 \inst14|inst2~6\ : cycloneive_lcell_comb -- Equation(s): -- \inst14|inst2~6_combout\ = (\Sel4~input_o\ & (((\Sel3~input_o\)))) # (!\Sel4~input_o\ & ((\Sel3~input_o\ & (\inst14|inst2~3_combout\)) # (!\Sel3~input_o\ & ((\inst14|inst2~5_combout\))))) -- pragma translate_off GENERIC MAP ( lut_mask => "1110001111100000", sum_lutc_input => "datac") -- pragma translate_on PORT MAP ( dataa => \inst14|inst2~3_combout\, datab => \Sel4~input_o\, datac => \Sel3~input_o\, datad => \inst14|inst2~5_combout\, combout => \inst14|inst2~6_combout\); -- Location: IOIBUF_X7_Y0_N1 \I10~input\ : cycloneive_io_ibuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", simulate_z_as => "z") -- pragma translate_on PORT MAP ( i => ww_I10, o => \I10~input_o\); -- Location: IOIBUF_X30_Y0_N8 \I8~input\ : cycloneive_io_ibuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", simulate_z_as => "z") -- pragma translate_on PORT MAP ( i => ww_I8, o => \I8~input_o\); -- Location: IOIBUF_X28_Y0_N22 \I9~input\ : cycloneive_io_ibuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", simulate_z_as => "z") -- pragma translate_on PORT MAP ( i => ww_I9, o => \I9~input_o\); -- Location: LCCOMB_X28_Y8_N0 \inst14|inst2~0\ : cycloneive_lcell_comb -- Equation(s): -- \inst14|inst2~0_combout\ = (\Sel1~input_o\ & (((\I9~input_o\) # (\Sel2~input_o\)))) # (!\Sel1~input_o\ & (\I8~input_o\ & ((!\Sel2~input_o\)))) -- pragma translate_off GENERIC MAP ( lut_mask => "1100110011100010", sum_lutc_input => "datac") -- pragma translate_on PORT MAP ( dataa => \I8~input_o\, datab => \Sel1~input_o\, datac => \I9~input_o\, datad => \Sel2~input_o\, combout => \inst14|inst2~0_combout\); -- Location: IOIBUF_X34_Y10_N8 \I11~input\ : cycloneive_io_ibuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", simulate_z_as => "z") -- pragma translate_on PORT MAP ( i => ww_I11, o => \I11~input_o\); -- Location: LCCOMB_X28_Y8_N10 \inst14|inst2~1\ : cycloneive_lcell_comb -- Equation(s): -- \inst14|inst2~1_combout\ = (\inst14|inst2~0_combout\ & (((\I11~input_o\) # (!\Sel2~input_o\)))) # (!\inst14|inst2~0_combout\ & (\I10~input_o\ & ((\Sel2~input_o\)))) -- pragma translate_off GENERIC MAP ( lut_mask => "1110001011001100", sum_lutc_input => "datac") -- pragma translate_on PORT MAP ( dataa => \I10~input_o\, datab => \inst14|inst2~0_combout\, datac => \I11~input_o\, datad => \Sel2~input_o\, combout => \inst14|inst2~1_combout\); -- Location: LCCOMB_X28_Y8_N8 \inst14|inst2~9\ : cycloneive_lcell_comb -- Equation(s): -- \inst14|inst2~9_combout\ = (\inst14|inst2~6_combout\ & ((\inst14|inst2~8_combout\) # ((!\Sel4~input_o\)))) # (!\inst14|inst2~6_combout\ & (((\Sel4~input_o\ & \inst14|inst2~1_combout\)))) -- pragma translate_off GENERIC MAP ( lut_mask => "1011110010001100", sum_lutc_input => "datac") -- pragma translate_on PORT MAP ( dataa => \inst14|inst2~8_combout\, datab => \inst14|inst2~6_combout\, datac => \Sel4~input_o\, datad => \inst14|inst2~1_combout\, combout => \inst14|inst2~9_combout\); ww_pin_name1 <= \pin_name1~output_o\; END structure;