diff --git a/1ano/isd/quartus-projects/AdderDemo/AdderDemo.qws b/1ano/isd/quartus-projects/AdderDemo/AdderDemo.qws index 8a9126b..a4d9be9 100644 Binary files a/1ano/isd/quartus-projects/AdderDemo/AdderDemo.qws and b/1ano/isd/quartus-projects/AdderDemo/AdderDemo.qws differ diff --git a/1ano/isd/quartus-projects/AdderDemo/db/AdderDemo.db_info b/1ano/isd/quartus-projects/AdderDemo/db/AdderDemo.db_info index 1772d20..501468e 100644 --- a/1ano/isd/quartus-projects/AdderDemo/db/AdderDemo.db_info +++ b/1ano/isd/quartus-projects/AdderDemo/db/AdderDemo.db_info @@ -1,3 +1,3 @@ Quartus_Version = Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition Version_Index = 520278016 -Creation_Time = Wed Jan 18 13:25:36 2023 +Creation_Time = Wed Jan 25 23:15:50 2023 diff --git a/1ano/isd/quartus-projects/DecoderDemo/Dec2_4.bdf b/1ano/isd/quartus-projects/DecoderDemo/Dec2_4.bdf deleted file mode 100644 index 68746e7..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/Dec2_4.bdf +++ /dev/null @@ -1,584 +0,0 @@ -/* -WARNING: Do NOT edit the input and output ports in this file in a text -editor if you plan to continue editing the block that represents it in -the Block Editor! File corruption is VERY likely to occur. -*/ -/* -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. -*/ -(header "graphic" (version "1.4")) -(pin - (input) - (rect 16 -112 32 56) - (text "INPUT" (rect 6 125 16 154)(font "Arial" (font_size 6))(vertical)) - (text "E0L" (rect 3 5 16 25)(font "Intel Clear" )(vertical)) - (pt 8 168) - (drawing - (line (pt 4 84)(pt 4 109)) - (line (pt 12 84)(pt 12 109)) - (line (pt 8 113)(pt 8 168)) - (line (pt 4 84)(pt 12 84)) - (line (pt 12 109)(pt 8 113)) - (line (pt 4 109)(pt 8 113)) - ) - (rotate270) - (text "VCC" (rect -1 128 9 149)(font "Arial" (font_size 6))(vertical)) -) -(pin - (input) - (rect 40 -112 56 56) - (text "INPUT" (rect 6 125 16 154)(font "Arial" (font_size 6))(vertical)) - (text "E1" (rect 3 5 16 17)(font "Intel Clear" )(vertical)) - (pt 8 168) - (drawing - (line (pt 4 84)(pt 4 109)) - (line (pt 12 84)(pt 12 109)) - (line (pt 8 113)(pt 8 168)) - (line (pt 4 84)(pt 12 84)) - (line (pt 12 109)(pt 8 113)) - (line (pt 4 109)(pt 8 113)) - ) - (rotate270) - (text "VCC" (rect -1 128 9 149)(font "Arial" (font_size 6))(vertical)) -) -(pin - (input) - (rect 72 -112 88 56) - (text "INPUT" (rect 6 125 16 154)(font "Arial" (font_size 6))(vertical)) - (text "X1" (rect 4 5 17 19)(font "Intel Clear" )(vertical)) - (pt 8 168) - (drawing - (line (pt 4 84)(pt 4 109)) - (line (pt 12 84)(pt 12 109)) - (line (pt 8 113)(pt 8 168)) - (line (pt 4 84)(pt 12 84)) - (line (pt 12 109)(pt 8 113)) - (line (pt 4 109)(pt 8 113)) - ) - (rotate270) - (text "VCC" (rect -1 128 9 149)(font "Arial" (font_size 6))(vertical)) -) -(pin - (input) - (rect 120 -112 136 56) - (text "INPUT" (rect 6 125 16 154)(font "Arial" (font_size 6))(vertical)) - (text "X0" (rect 3 5 16 20)(font "Intel Clear" )(vertical)) - (pt 8 168) - (drawing - (line (pt 4 84)(pt 4 109)) - (line (pt 12 84)(pt 12 109)) - (line (pt 8 113)(pt 8 168)) - (line (pt 4 84)(pt 12 84)) - (line (pt 12 109)(pt 8 113)) - (line (pt 4 109)(pt 8 113)) - ) - (rotate270) - (text "VCC" (rect -1 128 9 149)(font "Arial" (font_size 6))(vertical)) -) -(pin - (output) - (rect 296 168 472 184) - (text "OUTPUT" (rect 1 0 41 10)(font "Arial" (font_size 6))) - (text "Y3" (rect 90 0 105 11)(font "Arial" )) - (pt 0 8) - (drawing - (line (pt 0 8)(pt 52 8)) - (line (pt 52 4)(pt 78 4)) - (line (pt 52 12)(pt 78 12)) - (line (pt 52 12)(pt 52 4)) - (line (pt 78 4)(pt 82 8)) - (line (pt 82 8)(pt 78 12)) - (line (pt 78 12)(pt 82 8)) - ) -) -(pin - (output) - (rect 296 256 472 272) - (text "OUTPUT" (rect 1 0 41 10)(font "Arial" (font_size 6))) - (text "Y2" (rect 90 0 104 13)(font "Intel Clear" )) - (pt 0 8) - (drawing - (line (pt 0 8)(pt 52 8)) - (line (pt 52 4)(pt 78 4)) - (line (pt 52 12)(pt 78 12)) - (line (pt 52 12)(pt 52 4)) - (line (pt 78 4)(pt 82 8)) - (line (pt 82 8)(pt 78 12)) - (line (pt 78 12)(pt 82 8)) - ) -) -(pin - (output) - (rect 296 432 472 448) - (text "OUTPUT" (rect 1 0 41 10)(font "Arial" (font_size 6))) - (text "Y1" (rect 90 0 104 13)(font "Intel Clear" )) - (pt 0 8) - (drawing - (line (pt 0 8)(pt 52 8)) - (line (pt 52 4)(pt 78 4)) - (line (pt 52 12)(pt 78 12)) - (line (pt 52 12)(pt 52 4)) - (line (pt 78 4)(pt 82 8)) - (line (pt 82 8)(pt 78 12)) - (line (pt 78 12)(pt 82 8)) - ) -) -(pin - (output) - (rect 296 344 472 360) - (text "OUTPUT" (rect 1 0 41 10)(font "Arial" (font_size 6))) - (text "Y0" (rect 90 0 105 13)(font "Intel Clear" )) - (pt 0 8) - (drawing - (line (pt 0 8)(pt 52 8)) - (line (pt 52 4)(pt 78 4)) - (line (pt 52 12)(pt 78 12)) - (line (pt 52 12)(pt 52 4)) - (line (pt 78 4)(pt 82 8)) - (line (pt 82 8)(pt 78 12)) - (line (pt 78 12)(pt 82 8)) - ) -) -(symbol - (rect 232 136 296 216) - (text "AND4" (rect 1 0 29 10)(font "Arial" (font_size 6))) - (text "inst" (rect 3 69 21 80)(font "Arial" )) - (port - (pt 0 16) - (input) - (text "IN1" (rect 2 7 23 18)(font "Courier New" (bold))(invisible)) - (text "IN1" (rect 2 7 23 18)(font "Courier New" (bold))(invisible)) - (line (pt 0 16)(pt 18 16)) - ) - (port - (pt 0 32) - (input) - (text "IN2" (rect 2 23 23 34)(font "Courier New" (bold))(invisible)) - (text "IN2" (rect 2 23 23 34)(font "Courier New" (bold))(invisible)) - (line (pt 0 32)(pt 18 32)) - ) - (port - (pt 0 48) - (input) - (text "IN3" (rect 2 39 23 50)(font "Courier New" (bold))(invisible)) - (text "IN3" (rect 2 39 23 50)(font "Courier New" (bold))(invisible)) - (line (pt 0 48)(pt 18 48)) - ) - (port - (pt 0 64) - (input) - (text "IN4" (rect 2 55 23 66)(font "Courier New" (bold))(invisible)) - (text "IN4" (rect 2 55 23 66)(font "Courier New" (bold))(invisible)) - (line (pt 0 64)(pt 18 64)) - ) - (port - (pt 64 40) - (output) - (text "OUT" (rect 48 31 69 42)(font "Courier New" (bold))(invisible)) - (text "OUT" (rect 48 31 69 42)(font "Courier New" (bold))(invisible)) - (line (pt 46 40)(pt 64 40)) - ) - (drawing - (line (pt 18 28)(pt 34 28)) - (line (pt 18 52)(pt 18 28)) - (line (pt 18 67)(pt 18 13)) - (line (pt 34 53)(pt 18 53)) - (arc (pt 34 52)(pt 34 28)(rect 22 28 47 53)) - ) -) -(symbol - (rect 232 224 296 304) - (text "AND4" (rect 1 0 29 10)(font "Arial" (font_size 6))) - (text "inst1" (rect 3 69 27 82)(font "Intel Clear" )) - (port - (pt 0 16) - (input) - (text "IN1" (rect 2 7 23 18)(font "Courier New" (bold))(invisible)) - (text "IN1" (rect 2 7 23 18)(font "Courier New" (bold))(invisible)) - (line (pt 0 16)(pt 18 16)) - ) - (port - (pt 0 32) - (input) - (text "IN2" (rect 2 23 23 34)(font "Courier New" (bold))(invisible)) - (text "IN2" (rect 2 23 23 34)(font "Courier New" (bold))(invisible)) - (line (pt 0 32)(pt 18 32)) - ) - (port - (pt 0 48) - (input) - (text "IN3" (rect 2 39 23 50)(font "Courier New" (bold))(invisible)) - (text "IN3" (rect 2 39 23 50)(font "Courier New" (bold))(invisible)) - (line (pt 0 48)(pt 18 48)) - ) - (port - (pt 0 64) - (input) - (text "IN4" (rect 2 55 23 66)(font "Courier New" (bold))(invisible)) - (text "IN4" (rect 2 55 23 66)(font "Courier New" (bold))(invisible)) - (line (pt 0 64)(pt 18 64)) - ) - (port - (pt 64 40) - (output) - (text "OUT" (rect 48 31 69 42)(font "Courier New" (bold))(invisible)) - (text "OUT" (rect 48 31 69 42)(font "Courier New" (bold))(invisible)) - (line (pt 46 40)(pt 64 40)) - ) - (drawing - (line (pt 18 28)(pt 34 28)) - (line (pt 18 52)(pt 18 28)) - (line (pt 18 67)(pt 18 13)) - (line (pt 34 53)(pt 18 53)) - (arc (pt 34 52)(pt 34 28)(rect 22 28 47 53)) - ) -) -(symbol - (rect 232 312 296 392) - (text "AND4" (rect 1 0 29 10)(font "Arial" (font_size 6))) - (text "inst2" (rect 3 69 27 82)(font "Intel Clear" )) - (port - (pt 0 16) - (input) - (text "IN1" (rect 2 7 23 18)(font "Courier New" (bold))(invisible)) - (text "IN1" (rect 2 7 23 18)(font "Courier New" (bold))(invisible)) - (line (pt 0 16)(pt 18 16)) - ) - (port - (pt 0 32) - (input) - (text "IN2" (rect 2 23 23 34)(font "Courier New" (bold))(invisible)) - (text "IN2" (rect 2 23 23 34)(font "Courier New" (bold))(invisible)) - (line (pt 0 32)(pt 18 32)) - ) - (port - (pt 0 48) - (input) - (text "IN3" (rect 2 39 23 50)(font "Courier New" (bold))(invisible)) - (text "IN3" (rect 2 39 23 50)(font "Courier New" (bold))(invisible)) - (line (pt 0 48)(pt 18 48)) - ) - (port - (pt 0 64) - (input) - (text "IN4" (rect 2 55 23 66)(font "Courier New" (bold))(invisible)) - (text "IN4" (rect 2 55 23 66)(font "Courier New" (bold))(invisible)) - (line (pt 0 64)(pt 18 64)) - ) - (port - (pt 64 40) - (output) - (text "OUT" (rect 48 31 69 42)(font "Courier New" (bold))(invisible)) - (text "OUT" (rect 48 31 69 42)(font "Courier New" (bold))(invisible)) - (line (pt 46 40)(pt 64 40)) - ) - (drawing - (line (pt 18 28)(pt 34 28)) - (line (pt 18 52)(pt 18 28)) - (line (pt 18 67)(pt 18 13)) - (line (pt 34 53)(pt 18 53)) - (arc (pt 34 52)(pt 34 28)(rect 22 28 47 53)) - ) -) -(symbol - (rect 232 400 296 480) - (text "AND4" (rect 1 0 29 10)(font "Arial" (font_size 6))) - (text "inst3" (rect 3 69 27 82)(font "Intel Clear" )) - (port - (pt 0 16) - (input) - (text "IN1" (rect 2 7 23 18)(font "Courier New" (bold))(invisible)) - (text "IN1" (rect 2 7 23 18)(font "Courier New" (bold))(invisible)) - (line (pt 0 16)(pt 18 16)) - ) - (port - (pt 0 32) - (input) - (text "IN2" (rect 2 23 23 34)(font "Courier New" (bold))(invisible)) - (text "IN2" (rect 2 23 23 34)(font "Courier New" (bold))(invisible)) - (line (pt 0 32)(pt 18 32)) - ) - (port - (pt 0 48) - (input) - (text "IN3" (rect 2 39 23 50)(font "Courier New" (bold))(invisible)) - (text "IN3" (rect 2 39 23 50)(font "Courier New" (bold))(invisible)) - (line (pt 0 48)(pt 18 48)) - ) - (port - (pt 0 64) - (input) - (text "IN4" (rect 2 55 23 66)(font "Courier New" (bold))(invisible)) - (text "IN4" (rect 2 55 23 66)(font "Courier New" (bold))(invisible)) - (line (pt 0 64)(pt 18 64)) - ) - (port - (pt 64 40) - (output) - (text "OUT" (rect 48 31 69 42)(font "Courier New" (bold))(invisible)) - (text "OUT" (rect 48 31 69 42)(font "Courier New" (bold))(invisible)) - (line (pt 46 40)(pt 64 40)) - ) - (drawing - (line (pt 18 28)(pt 34 28)) - (line (pt 18 52)(pt 18 28)) - (line (pt 18 67)(pt 18 13)) - (line (pt 34 53)(pt 18 53)) - (arc (pt 34 52)(pt 34 28)(rect 22 28 47 53)) - ) -) -(symbol - (rect 136 64 168 112) - (text "NOT" (rect 22 1 32 22)(font "Arial" (font_size 6))(vertical)) - (text "inst4" (rect -2 3 11 28)(font "Intel Clear" )(vertical)) - (port - (pt 16 0) - (input) - (text "IN" (rect 2 7 16 18)(font "Courier New" (bold))(invisible)) - (text "IN" (rect 14 2 25 16)(font "Courier New" (bold))(vertical)(invisible)) - (line (pt 16 0)(pt 16 13)) - ) - (port - (pt 16 48) - (output) - (text "OUT" (rect 32 7 53 18)(font "Courier New" (bold))(invisible)) - (text "OUT" (rect 14 32 25 53)(font "Courier New" (bold))(vertical)(invisible)) - (line (pt 16 39)(pt 16 48)) - ) - (drawing - (line (pt 7 13)(pt 25 13)) - (line (pt 25 13)(pt 16 31)) - (line (pt 7 13)(pt 16 31)) - (circle (rect 12 31 20 39)) - ) - (rotate270) -) -(symbol - (rect 88 64 120 112) - (text "NOT" (rect 22 1 32 22)(font "Arial" (font_size 6))(vertical)) - (text "inst5" (rect -2 3 11 27)(font "Intel Clear" )(vertical)) - (port - (pt 16 0) - (input) - (text "IN" (rect 2 7 16 18)(font "Courier New" (bold))(invisible)) - (text "IN" (rect 14 2 25 16)(font "Courier New" (bold))(vertical)(invisible)) - (line (pt 16 0)(pt 16 13)) - ) - (port - (pt 16 48) - (output) - (text "OUT" (rect 32 7 53 18)(font "Courier New" (bold))(invisible)) - (text "OUT" (rect 14 32 25 53)(font "Courier New" (bold))(vertical)(invisible)) - (line (pt 16 39)(pt 16 48)) - ) - (drawing - (line (pt 7 13)(pt 25 13)) - (line (pt 25 13)(pt 16 31)) - (line (pt 7 13)(pt 16 31)) - (circle (rect 12 31 20 39)) - ) - (rotate270) -) -(symbol - (rect 8 64 40 112) - (text "NOT" (rect 22 1 32 22)(font "Arial" (font_size 6))(vertical)) - (text "inst7" (rect -2 3 11 27)(font "Intel Clear" )(vertical)) - (port - (pt 16 0) - (input) - (text "IN" (rect 2 7 16 18)(font "Courier New" (bold))(invisible)) - (text "IN" (rect 14 2 25 16)(font "Courier New" (bold))(vertical)(invisible)) - (line (pt 16 0)(pt 16 13)) - ) - (port - (pt 16 48) - (output) - (text "OUT" (rect 32 7 53 18)(font "Courier New" (bold))(invisible)) - (text "OUT" (rect 14 32 25 53)(font "Courier New" (bold))(vertical)(invisible)) - (line (pt 16 39)(pt 16 48)) - ) - (drawing - (line (pt 7 13)(pt 25 13)) - (line (pt 25 13)(pt 16 31)) - (line (pt 7 13)(pt 16 31)) - (circle (rect 12 31 20 39)) - ) - (rotate270) -) -(connector - (pt 24 152) - (pt 232 152) -) -(connector - (pt 24 240) - (pt 232 240) -) -(connector - (pt 24 328) - (pt 232 328) -) -(connector - (pt 24 416) - (pt 232 416) -) -(connector - (pt 24 112) - (pt 24 152) -) -(connector - (pt 24 152) - (pt 24 240) -) -(connector - (pt 24 240) - (pt 24 328) -) -(connector - (pt 24 328) - (pt 24 416) -) -(connector - (pt 48 168) - (pt 232 168) -) -(connector - (pt 48 256) - (pt 232 256) -) -(connector - (pt 48 344) - (pt 232 344) -) -(connector - (pt 48 432) - (pt 232 432) -) -(connector - (pt 48 56) - (pt 48 168) -) -(connector - (pt 48 168) - (pt 48 256) -) -(connector - (pt 48 256) - (pt 48 344) -) -(connector - (pt 48 344) - (pt 48 432) -) -(connector - (pt 128 64) - (pt 152 64) -) -(connector - (pt 80 64) - (pt 104 64) -) -(connector - (pt 104 184) - (pt 232 184) -) -(connector - (pt 152 200) - (pt 232 200) -) -(connector - (pt 104 272) - (pt 232 272) -) -(connector - (pt 104 112) - (pt 104 184) -) -(connector - (pt 104 184) - (pt 104 272) -) -(connector - (pt 128 288) - (pt 232 288) -) -(connector - (pt 128 56) - (pt 128 64) -) -(connector - (pt 80 360) - (pt 232 360) -) -(connector - (pt 80 448) - (pt 232 448) -) -(connector - (pt 80 56) - (pt 80 64) -) -(connector - (pt 80 64) - (pt 80 360) -) -(connector - (pt 80 360) - (pt 80 448) -) -(connector - (pt 152 376) - (pt 232 376) -) -(connector - (pt 152 112) - (pt 152 200) -) -(connector - (pt 152 200) - (pt 152 376) -) -(connector - (pt 128 464) - (pt 232 464) -) -(connector - (pt 128 64) - (pt 128 288) -) -(connector - (pt 128 288) - (pt 128 464) -) -(connector - (pt 296 440) - (pt 304 440) -) -(connector - (pt 24 64) - (pt 24 56) -) -(junction (pt 24 152)) -(junction (pt 24 240)) -(junction (pt 24 328)) -(junction (pt 48 168)) -(junction (pt 48 256)) -(junction (pt 48 344)) -(junction (pt 104 184)) -(junction (pt 128 64)) -(junction (pt 80 64)) -(junction (pt 80 360)) -(junction (pt 152 200)) -(junction (pt 128 288)) diff --git a/1ano/isd/quartus-projects/DecoderDemo/DecoderDemo.qpf b/1ano/isd/quartus-projects/DecoderDemo/DecoderDemo.qpf deleted file mode 100644 index 3608a45..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/DecoderDemo.qpf +++ /dev/null @@ -1,31 +0,0 @@ -# -------------------------------------------------------------------------- # -# -# Copyright (C) 2020 Intel Corporation. All rights reserved. -# Your use of Intel Corporation's design tools, logic functions -# and other software and tools, and any partner logic -# functions, and any output files from any of the foregoing -# (including device programming or simulation files), and any -# associated documentation or information are expressly subject -# to the terms and conditions of the Intel Program License -# Subscription Agreement, the Intel Quartus Prime License Agreement, -# the Intel FPGA IP License Agreement, or other applicable license -# agreement, including, without limitation, that your use is for -# the sole purpose of programming logic devices manufactured by -# Intel and sold by Intel or its authorized distributors. Please -# refer to the applicable agreement for further details, at -# https://fpgasoftware.intel.com/eula. -# -# -------------------------------------------------------------------------- # -# -# Quartus Prime -# Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition -# Date created = 11:42:26 November 04, 2022 -# -# -------------------------------------------------------------------------- # - -QUARTUS_VERSION = "20.1" -DATE = "11:42:26 November 04, 2022" - -# Revisions - -PROJECT_REVISION = "DecoderDemo" diff --git a/1ano/isd/quartus-projects/DecoderDemo/DecoderDemo.qsf b/1ano/isd/quartus-projects/DecoderDemo/DecoderDemo.qsf deleted file mode 100644 index 1651693..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/DecoderDemo.qsf +++ /dev/null @@ -1,61 +0,0 @@ -# -------------------------------------------------------------------------- # -# -# Copyright (C) 2020 Intel Corporation. All rights reserved. -# Your use of Intel Corporation's design tools, logic functions -# and other software and tools, and any partner logic -# functions, and any output files from any of the foregoing -# (including device programming or simulation files), and any -# associated documentation or information are expressly subject -# to the terms and conditions of the Intel Program License -# Subscription Agreement, the Intel Quartus Prime License Agreement, -# the Intel FPGA IP License Agreement, or other applicable license -# agreement, including, without limitation, that your use is for -# the sole purpose of programming logic devices manufactured by -# Intel and sold by Intel or its authorized distributors. Please -# refer to the applicable agreement for further details, at -# https://fpgasoftware.intel.com/eula. -# -# -------------------------------------------------------------------------- # -# -# Quartus Prime -# Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition -# Date created = 11:42:27 November 04, 2022 -# -# -------------------------------------------------------------------------- # -# -# Notes: -# -# 1) The default values for assignments are stored in the file: -# DecoderDemo_assignment_defaults.qdf -# If this file doesn't exist, see file: -# assignment_defaults.qdf -# -# 2) Altera recommends that you do not modify this file. This -# file is updated automatically by the Quartus Prime software -# and any changes you make may be lost or overwritten. -# -# -------------------------------------------------------------------------- # - - -set_global_assignment -name FAMILY "Cyclone IV E" -set_global_assignment -name DEVICE auto -set_global_assignment -name TOP_LEVEL_ENTITY Dec2_4 -set_global_assignment -name ORIGINAL_QUARTUS_VERSION 20.1.1 -set_global_assignment -name PROJECT_CREATION_TIME_DATE "11:42:27 NOVEMBER 04, 2022" -set_global_assignment -name LAST_QUARTUS_VERSION "20.1.1 Lite Edition" -set_global_assignment -name PROJECT_OUTPUT_DIRECTORY output_files -set_global_assignment -name EDA_SIMULATION_TOOL "ModelSim-Altera (VHDL)" -set_global_assignment -name EDA_TIME_SCALE "1 ps" -section_id eda_simulation -set_global_assignment -name EDA_OUTPUT_DATA_FORMAT VHDL -section_id eda_simulation -set_global_assignment -name EDA_GENERATE_FUNCTIONAL_NETLIST OFF -section_id eda_board_design_timing -set_global_assignment -name EDA_GENERATE_FUNCTIONAL_NETLIST OFF -section_id eda_board_design_symbol -set_global_assignment -name EDA_GENERATE_FUNCTIONAL_NETLIST OFF -section_id eda_board_design_signal_integrity -set_global_assignment -name EDA_GENERATE_FUNCTIONAL_NETLIST OFF -section_id eda_board_design_boundary_scan -set_global_assignment -name BDF_FILE Dec2_4.bdf -set_global_assignment -name PARTITION_NETLIST_TYPE SOURCE -section_id Top -set_global_assignment -name PARTITION_FITTER_PRESERVATION_LEVEL PLACEMENT_AND_ROUTING -section_id Top -set_global_assignment -name PARTITION_COLOR 16764057 -section_id Top -set_global_assignment -name VECTOR_WAVEFORM_FILE WaveformDecoderNode.vwf -set_global_assignment -name VECTOR_WAVEFORM_FILE Waveform.vwf -set_global_assignment -name VECTOR_WAVEFORM_FILE Waveform1.vwf -set_instance_assignment -name PARTITION_HIERARCHY root_partition -to | -section_id Top \ No newline at end of file diff --git a/1ano/isd/quartus-projects/DecoderDemo/DecoderDemo.qws b/1ano/isd/quartus-projects/DecoderDemo/DecoderDemo.qws deleted file mode 100644 index 4cf6a83..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/DecoderDemo.qws and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/Waveform.vwf b/1ano/isd/quartus-projects/DecoderDemo/Waveform.vwf deleted file mode 100644 index 0bf417f..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/Waveform.vwf +++ /dev/null @@ -1,694 +0,0 @@ -/* -quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off DecoderDemo -c DecoderDemo --vector_source="/home/tiagorg/repos/DecoderDemo/Waveform.vwf" --testbench_file="/home/tiagorg/repos/DecoderDemo/simulation/qsim/Waveform.vwf.vht" -quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off DecoderDemo -c DecoderDemo --vector_source="/home/tiagorg/repos/DecoderDemo/Waveform.vwf" --testbench_file="/home/tiagorg/repos/DecoderDemo/simulation/qsim/Waveform.vwf.vht" -quartus_eda --write_settings_files=off --simulation --functional=on --flatten_buses=off --tool=modelsim_oem --format=vhdl --output_directory="/home/tiagorg/repos/DecoderDemo/simulation/qsim/" DecoderDemo -c DecoderDemo -quartus_eda --write_settings_files=off --simulation --functional=off --flatten_buses=off --timescale=1ps --tool=modelsim_oem --format=vhdl --output_directory="/home/tiagorg/repos/DecoderDemo/simulation/qsim/" DecoderDemo -c DecoderDemo -onerror {exit -code 1} -vlib work -vcom -work work DecoderDemo.vho -vcom -work work Waveform.vwf.vht -vsim -c -t 1ps -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Dec2_4_vhd_vec_tst -vcd file -direction DecoderDemo.msim.vcd -vcd add -internal Dec2_4_vhd_vec_tst/* -vcd add -internal Dec2_4_vhd_vec_tst/i1/* -proc simTimestamp {} { - echo "Simulation time: $::now ps" - if { [string equal running [runStatus]] } { - after 2500 simTimestamp - } -} -after 2500 simTimestamp -run -all -quit -f - -onerror {exit -code 1} -vlib work -vcom -work work DecoderDemo.vho -vcom -work work Waveform.vwf.vht -vsim -novopt -c -t 1ps -sdfmax Dec2_4_vhd_vec_tst/i1=DecoderDemo_vhd.sdo -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Dec2_4_vhd_vec_tst -vcd file -direction DecoderDemo.msim.vcd -vcd add -internal Dec2_4_vhd_vec_tst/* -vcd add -internal Dec2_4_vhd_vec_tst/i1/* -proc simTimestamp {} { - echo "Simulation time: $::now ps" - if { [string equal running [runStatus]] } { - after 2500 simTimestamp - } -} -after 2500 simTimestamp -run -all -quit -f - -vhdl -*/ -/* -WARNING: Do NOT edit the input and output ports in this file in a text -editor if you plan to continue editing the block that represents it in -the Block Editor! File corruption is VERY likely to occur. -*/ - -/* -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. -*/ - -HEADER -{ - VERSION = 1; - TIME_UNIT = ns; - DATA_OFFSET = 0.0; - DATA_DURATION = 1000.0; - SIMULATION_TIME = 0.0; - GRID_PHASE = 0.0; - GRID_PERIOD = 10.0; - GRID_DUTY_CYCLE = 50; -} - -SIGNAL("E0L") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("E1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X0") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("Y0") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("Y1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("Y2") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("Y3") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -TRANSITION_LIST("E0L") -{ - NODE - { - REPEAT = 1; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 65.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 30.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 30.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 35.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 30.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 45.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - } -} - -TRANSITION_LIST("E1") -{ - NODE - { - REPEAT = 1; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 30.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 30.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - } -} - -TRANSITION_LIST("X0") -{ - NODE - { - REPEAT = 1; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 35.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 40.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 35.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 40.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 35.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 30.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - } -} - -TRANSITION_LIST("X1") -{ - NODE - { - REPEAT = 1; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - } -} - -TRANSITION_LIST("Y0") -{ - NODE - { - REPEAT = 1; - LEVEL X FOR 1000.0; - } -} - -TRANSITION_LIST("Y1") -{ - NODE - { - REPEAT = 1; - LEVEL X FOR 1000.0; - } -} - -TRANSITION_LIST("Y2") -{ - NODE - { - REPEAT = 1; - LEVEL X FOR 1000.0; - } -} - -TRANSITION_LIST("Y3") -{ - NODE - { - REPEAT = 1; - LEVEL X FOR 1000.0; - } -} - -DISPLAY_LINE -{ - CHANNEL = "E0L"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 0; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "E1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 1; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X0"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 2; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 3; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y0"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 4; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 5; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y2"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 6; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y3"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 7; - TREE_LEVEL = 0; -} - -TIME_BAR -{ - TIME = 0; - MASTER = TRUE; -} -; diff --git a/1ano/isd/quartus-projects/DecoderDemo/Waveform1.vwf b/1ano/isd/quartus-projects/DecoderDemo/Waveform1.vwf deleted file mode 100644 index 2981fc8..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/Waveform1.vwf +++ /dev/null @@ -1,328 +0,0 @@ -/* -quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off DecoderDemo -c DecoderDemo --vector_source="/home/tiagorg/repos/DecoderDemo/Waveform1.vwf" --testbench_file="/home/tiagorg/repos/DecoderDemo/simulation/qsim/Waveform1.vwf.vht" -quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off DecoderDemo -c DecoderDemo --vector_source="/home/tiagorg/repos/DecoderDemo/Waveform1.vwf" --testbench_file="/home/tiagorg/repos/DecoderDemo/simulation/qsim/Waveform1.vwf.vht" -quartus_eda --write_settings_files=off --simulation --functional=on --flatten_buses=off --tool=modelsim_oem --format=vhdl --output_directory="/home/tiagorg/repos/DecoderDemo/simulation/qsim/" DecoderDemo -c DecoderDemo -quartus_eda --write_settings_files=off --simulation --functional=off --flatten_buses=off --timescale=1ps --tool=modelsim_oem --format=vhdl --output_directory="/home/tiagorg/repos/DecoderDemo/simulation/qsim/" DecoderDemo -c DecoderDemo -onerror {exit -code 1} -vlib work -vcom -work work DecoderDemo.vho -vcom -work work Waveform1.vwf.vht -vsim -c -t 1ps -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Dec2_4_vhd_vec_tst -vcd file -direction DecoderDemo.msim.vcd -vcd add -internal Dec2_4_vhd_vec_tst/* -vcd add -internal Dec2_4_vhd_vec_tst/i1/* -proc simTimestamp {} { - echo "Simulation time: $::now ps" - if { [string equal running [runStatus]] } { - after 2500 simTimestamp - } -} -after 2500 simTimestamp -run -all -quit -f - -onerror {exit -code 1} -vlib work -vcom -work work DecoderDemo.vho -vcom -work work Waveform1.vwf.vht -vsim -novopt -c -t 1ps -sdfmax Dec2_4_vhd_vec_tst/i1=DecoderDemo_vhd.sdo -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Dec2_4_vhd_vec_tst -vcd file -direction DecoderDemo.msim.vcd -vcd add -internal Dec2_4_vhd_vec_tst/* -vcd add -internal Dec2_4_vhd_vec_tst/i1/* -proc simTimestamp {} { - echo "Simulation time: $::now ps" - if { [string equal running [runStatus]] } { - after 2500 simTimestamp - } -} -after 2500 simTimestamp -run -all -quit -f - -vhdl -*/ -/* -WARNING: Do NOT edit the input and output ports in this file in a text -editor if you plan to continue editing the block that represents it in -the Block Editor! File corruption is VERY likely to occur. -*/ - -/* -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. -*/ - -HEADER -{ - VERSION = 1; - TIME_UNIT = ns; - DATA_OFFSET = 0.0; - DATA_DURATION = 1000.0; - SIMULATION_TIME = 0.0; - GRID_PHASE = 0.0; - GRID_PERIOD = 10.0; - GRID_DUTY_CYCLE = 50; -} - -SIGNAL("E0L") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("E1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X0") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("Y0") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("Y1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("Y2") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("Y3") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -TRANSITION_LIST("E0L") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 40; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - } - } -} - -TRANSITION_LIST("E1") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 20; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - } - } -} - -TRANSITION_LIST("X0") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 10; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - } - } -} - -TRANSITION_LIST("X1") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 5; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - } - } -} - -TRANSITION_LIST("Y0") -{ - NODE - { - REPEAT = 1; - LEVEL X FOR 1000.0; - } -} - -TRANSITION_LIST("Y1") -{ - NODE - { - REPEAT = 1; - LEVEL X FOR 1000.0; - } -} - -TRANSITION_LIST("Y2") -{ - NODE - { - REPEAT = 1; - LEVEL X FOR 1000.0; - } -} - -TRANSITION_LIST("Y3") -{ - NODE - { - REPEAT = 1; - LEVEL X FOR 1000.0; - } -} - -DISPLAY_LINE -{ - CHANNEL = "E0L"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 0; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "E1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 1; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X0"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 2; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 3; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y0"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 4; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 5; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y2"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 6; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y3"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 7; - TREE_LEVEL = 0; -} - -TIME_BAR -{ - TIME = 0; - MASTER = TRUE; -} -; diff --git a/1ano/isd/quartus-projects/DecoderDemo/WaveformDecoderNode.vwf b/1ano/isd/quartus-projects/DecoderDemo/WaveformDecoderNode.vwf deleted file mode 100644 index bdbd7d6..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/WaveformDecoderNode.vwf +++ /dev/null @@ -1,330 +0,0 @@ -/* -quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off DecoderDemo -c DecoderDemo --vector_source="/home/rubeng/Documents/UAlinux/ISD/Quartus Prime/WaveformDecoderNode.vwf" --testbench_file="/home/rubeng/Documents/UAlinux/ISD/Quartus Prime/simulation/qsim/WaveformDecoderNode.vwf.vht" -quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off DecoderDemo -c DecoderDemo --vector_source="/home/rubeng/Documents/UAlinux/ISD/Quartus Prime/WaveformDecoderNode.vwf" --testbench_file="/home/rubeng/Documents/UAlinux/ISD/Quartus Prime/simulation/qsim/WaveformDecoderNode.vwf.vht" -quartus_eda --write_settings_files=off --simulation --functional=on --flatten_buses=off --tool=modelsim_oem --format=vhdl --output_directory="/home/rubeng/Documents/UAlinux/ISD/Quartus Prime/simulation/qsim/" DecoderDemo -c DecoderDemo -quartus_eda --write_settings_files=off --simulation --functional=off --flatten_buses=off --timescale=1ps --tool=modelsim_oem --format=vhdl --output_directory="/home/rubeng/Documents/UAlinux/ISD/Quartus Prime/simulation/qsim/" DecoderDemo -c DecoderDemo -onerror {exit -code 1} -vlib work -vcom -work work DecoderDemo.vho -vcom -work work WaveformDecoderNode.vwf.vht -vsim -c -t 1ps -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Dec2_4_vhd_vec_tst -vcd file -direction DecoderDemo.msim.vcd -vcd add -internal Dec2_4_vhd_vec_tst/* -vcd add -internal Dec2_4_vhd_vec_tst/i1/* -proc simTimestamp {} { - echo "Simulation time: $::now ps" - if { [string equal running [runStatus]] } { - after 2500 simTimestamp - } -} -after 2500 simTimestamp -run -all -quit -f - - -onerror {exit -code 1} -vlib work -vcom -work work DecoderDemo.vho -vcom -work work WaveformDecoderNode.vwf.vht -vsim -c -t 1ps -sdfmax Dec2_4_vhd_vec_tst/i1=DecoderDemo_vhd.sdo -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Dec2_4_vhd_vec_tst -vcd file -direction DecoderDemo.msim.vcd -vcd add -internal Dec2_4_vhd_vec_tst/* -vcd add -internal Dec2_4_vhd_vec_tst/i1/* -proc simTimestamp {} { - echo "Simulation time: $::now ps" - if { [string equal running [runStatus]] } { - after 2500 simTimestamp - } -} -after 2500 simTimestamp -run -all -quit -f - - -vhdl -*/ -/* -WARNING: Do NOT edit the input and output ports in this file in a text -editor if you plan to continue editing the block that represents it in -the Block Editor! File corruption is VERY likely to occur. -*/ - -/* -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. -*/ - -HEADER -{ - VERSION = 1; - TIME_UNIT = ns; - DATA_OFFSET = 0.0; - DATA_DURATION = 1000.0; - SIMULATION_TIME = 0.0; - GRID_PHASE = 0.0; - GRID_PERIOD = 10.0; - GRID_DUTY_CYCLE = 50; -} - -SIGNAL("E0L") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("E1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X0") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("Y0") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("Y1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("Y2") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("Y3") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("X1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -TRANSITION_LIST("E0L") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 5; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - } - } -} - -TRANSITION_LIST("E1") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 10; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - } - } -} - -TRANSITION_LIST("X0") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 40; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - } - } -} - -TRANSITION_LIST("Y0") -{ - NODE - { - REPEAT = 1; - LEVEL X FOR 1000.0; - } -} - -TRANSITION_LIST("Y1") -{ - NODE - { - REPEAT = 1; - LEVEL X FOR 1000.0; - } -} - -TRANSITION_LIST("Y2") -{ - NODE - { - REPEAT = 1; - LEVEL X FOR 1000.0; - } -} - -TRANSITION_LIST("Y3") -{ - NODE - { - REPEAT = 1; - LEVEL X FOR 1000.0; - } -} - -TRANSITION_LIST("X1") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 20; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - } - } -} - -DISPLAY_LINE -{ - CHANNEL = "E0L"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 0; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "E1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 1; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 2; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X0"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 3; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y0"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 4; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 5; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y2"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 6; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y3"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 7; - TREE_LEVEL = 0; -} - -TIME_BAR -{ - TIME = 0; - MASTER = TRUE; -} -; diff --git a/1ano/isd/quartus-projects/DecoderDemo/WaveformDecoderNoide.vwf b/1ano/isd/quartus-projects/DecoderDemo/WaveformDecoderNoide.vwf deleted file mode 100644 index d2c9f7d..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/WaveformDecoderNoide.vwf +++ /dev/null @@ -1,308 +0,0 @@ -/* -quartus_eda --gen_testbench --tool=modelsim_oem --format=verilog --write_settings_files=off DecoderDemo -c DecoderDemo --vector_source="/home/rubeng/Documents/UAlinux/ISD/Quartus Prime/Waveform.vwf" --testbench_file="/home/rubeng/Documents/UAlinux/ISD/Quartus Prime/simulation/qsim/Waveform.vwf.vt" -quartus_eda --gen_testbench --tool=modelsim_oem --format=verilog --write_settings_files=off DecoderDemo -c DecoderDemo --vector_source="/home/rubeng/Documents/UAlinux/ISD/Quartus Prime/Waveform.vwf" --testbench_file="/home/rubeng/Documents/UAlinux/ISD/Quartus Prime/simulation/qsim/Waveform.vwf.vt" -quartus_eda --write_settings_files=off --simulation --functional=on --flatten_buses=off --tool=modelsim_oem --format=verilog --output_directory="/home/rubeng/Documents/UAlinux/ISD/Quartus Prime/simulation/qsim/" DecoderDemo -c DecoderDemo -quartus_eda --write_settings_files=off --simulation --functional=off --flatten_buses=off --timescale=1ps --tool=modelsim_oem --format=verilog --output_directory="/home/rubeng/Documents/UAlinux/ISD/Quartus Prime/simulation/qsim/" DecoderDemo -c DecoderDemo -onerror {exit -code 1} -vlib work -vlog -work work DecoderDemo.vo -vlog -work work Waveform.vwf.vt -vsim -novopt -c -t 1ps -L cycloneive_ver -L altera_ver -L altera_mf_ver -L 220model_ver -L sgate_ver -L altera_lnsim_ver work.Dec2_4_vlg_vec_tst -vcd file -direction DecoderDemo.msim.vcd -vcd add -internal Dec2_4_vlg_vec_tst/* -vcd add -internal Dec2_4_vlg_vec_tst/i1/* -proc simTimestamp {} { - echo "Simulation time: $::now ps" - if { [string equal running [runStatus]] } { - after 2500 simTimestamp - } -} -after 2500 simTimestamp -run -all -quit -f - -onerror {exit -code 1} -vlib work -vlog -work work DecoderDemo.vo -vlog -work work Waveform.vwf.vt -vsim -novopt -c -t 1ps -L cycloneive_ver -L altera_ver -L altera_mf_ver -L 220model_ver -L sgate_ver -L altera_lnsim_ver work.Dec2_4_vlg_vec_tst -vcd file -direction DecoderDemo.msim.vcd -vcd add -internal Dec2_4_vlg_vec_tst/* -vcd add -internal Dec2_4_vlg_vec_tst/i1/* -proc simTimestamp {} { - echo "Simulation time: $::now ps" - if { [string equal running [runStatus]] } { - after 2500 simTimestamp - } -} -after 2500 simTimestamp -run -all -quit -f - -verilog -*/ -/* -WARNING: Do NOT edit the input and output ports in this file in a text -editor if you plan to continue editing the block that represents it in -the Block Editor! File corruption is VERY likely to occur. -*/ - -/* -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. -*/ - -HEADER -{ - VERSION = 1; - TIME_UNIT = ns; - DATA_OFFSET = 0.0; - DATA_DURATION = 1000.0; - SIMULATION_TIME = 0.0; - GRID_PHASE = 0.0; - GRID_PERIOD = 10.0; - GRID_DUTY_CYCLE = 50; -} - -SIGNAL("E0L") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("E1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X0") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("Y0") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("Y1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("Y2") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("Y3") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -TRANSITION_LIST("E0L") -{ - NODE - { - REPEAT = 1; - LEVEL 0 FOR 1000.0; - } -} - -TRANSITION_LIST("E1") -{ - NODE - { - REPEAT = 1; - LEVEL 0 FOR 1000.0; - } -} - -TRANSITION_LIST("X0") -{ - NODE - { - REPEAT = 1; - LEVEL 0 FOR 1000.0; - } -} - -TRANSITION_LIST("X1") -{ - NODE - { - REPEAT = 1; - LEVEL 0 FOR 1000.0; - } -} - -TRANSITION_LIST("Y0") -{ - NODE - { - REPEAT = 1; - LEVEL X FOR 1000.0; - } -} - -TRANSITION_LIST("Y1") -{ - NODE - { - REPEAT = 1; - LEVEL X FOR 1000.0; - } -} - -TRANSITION_LIST("Y2") -{ - NODE - { - REPEAT = 1; - LEVEL X FOR 1000.0; - } -} - -TRANSITION_LIST("Y3") -{ - NODE - { - REPEAT = 1; - LEVEL X FOR 1000.0; - } -} - -DISPLAY_LINE -{ - CHANNEL = "E0L"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 0; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "E1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 1; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X0"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 2; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 3; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y0"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 4; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 5; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y2"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 6; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y3"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 7; - TREE_LEVEL = 0; -} - -TIME_BAR -{ - TIME = 0; - MASTER = TRUE; -} -; diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/.cmp.kpt b/1ano/isd/quartus-projects/DecoderDemo/db/.cmp.kpt deleted file mode 100644 index e067e29..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/.cmp.kpt and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.(0).cnf.cdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.(0).cnf.cdb deleted file mode 100644 index 2364920..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.(0).cnf.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.(0).cnf.hdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.(0).cnf.hdb deleted file mode 100644 index 122667c..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.(0).cnf.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.asm.qmsg b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.asm.qmsg deleted file mode 100644 index c8ab3b8..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.asm.qmsg +++ /dev/null @@ -1,7 +0,0 @@ -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1668463009510 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "Assembler Quartus Prime " "Running Quartus Prime Assembler" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1668463009510 ""} { "Info" "IQEXE_START_BANNER_TIME" "Mon Nov 14 21:56:49 2022 " "Processing started: Mon Nov 14 21:56:49 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1668463009510 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Assembler" 0 -1 1668463009510 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_asm --read_settings_files=off --write_settings_files=off DecoderDemo -c DecoderDemo " "Command: quartus_asm --read_settings_files=off --write_settings_files=off DecoderDemo -c DecoderDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Assembler" 0 -1 1668463009510 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Assembler" 0 -1 1668463009605 ""} -{ "Info" "IASM_ASM_GENERATING_POWER_DATA" "" "Writing out detailed assembly data for power analysis" { } { } 0 115031 "Writing out detailed assembly data for power analysis" 0 0 "Assembler" 0 -1 1668463009774 ""} -{ "Info" "IASM_ASM_GENERATING_PROGRAMMING_FILES" "" "Assembler is generating device programming files" { } { } 0 115030 "Assembler is generating device programming files" 0 0 "Assembler" 0 -1 1668463009781 ""} -{ "Info" "IQEXE_ERROR_COUNT" "Assembler 0 s 1 Quartus Prime " "Quartus Prime Assembler was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "352 " "Peak virtual memory: 352 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1668463009828 ""} { "Info" "IQEXE_END_BANNER_TIME" "Mon Nov 14 21:56:49 2022 " "Processing ended: Mon Nov 14 21:56:49 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1668463009828 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:00 " "Elapsed time: 00:00:00" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1668463009828 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:00 " "Total CPU time (on all processors): 00:00:00" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1668463009828 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Assembler" 0 -1 1668463009828 ""} diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.asm.rdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.asm.rdb deleted file mode 100644 index 9b146b8..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.asm.rdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.asm_labs.ddb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.asm_labs.ddb deleted file mode 100644 index 7666cdc..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.asm_labs.ddb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cbx.xml b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cbx.xml deleted file mode 100644 index 03bf357..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cbx.xml +++ /dev/null @@ -1,5 +0,0 @@ - - - - - diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cmp.bpm b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cmp.bpm deleted file mode 100644 index f6d6904..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cmp.bpm and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cmp.cdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cmp.cdb deleted file mode 100644 index a4a7d54..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cmp.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cmp.hdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cmp.hdb deleted file mode 100644 index f927437..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cmp.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cmp.idb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cmp.idb deleted file mode 100644 index c34e4bf..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cmp.idb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cmp.logdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cmp.logdb deleted file mode 100644 index aff02eb..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cmp.logdb +++ /dev/null @@ -1,50 +0,0 @@ -v1 -IO_RULES,NUM_CLKS_NOT_EXCEED_CLKS_AVAILABLE,INAPPLICABLE,IO_000002,Capacity Checks,Number of clocks in an I/O bank should not exceed the number of clocks available.,Critical,No Global Signal assignments found.,,I/O,, -IO_RULES,NUM_PINS_NOT_EXCEED_LOC_AVAILABLE,INAPPLICABLE,IO_000001,Capacity Checks,Number of pins in an I/O bank should not exceed the number of locations available.,Critical,No Location assignments found.,,I/O,, -IO_RULES,NUM_VREF_NOT_EXCEED_LOC_AVAILABLE,INAPPLICABLE,IO_000003,Capacity Checks,Number of pins in a Vrefgroup should not exceed the number of locations available.,Critical,No Location assignments found.,,I/O,, -IO_RULES,IO_BANK_SUPPORT_VCCIO,INAPPLICABLE,IO_000004,Voltage Compatibility Checks,The I/O bank should support the requested VCCIO.,Critical,No IOBANK_VCCIO assignments found.,,I/O,, -IO_RULES,IO_BANK_NOT_HAVE_COMPETING_VREF,INAPPLICABLE,IO_000005,Voltage Compatibility Checks,The I/O bank should not have competing VREF values.,Critical,No VREF I/O Standard assignments found.,,I/O,, -IO_RULES,IO_BANK_NOT_HAVE_COMPETING_VCCIO,PASS,IO_000006,Voltage Compatibility Checks,The I/O bank should not have competing VCCIO values.,Critical,0 such failures found.,,I/O,, -IO_RULES,CHECK_UNAVAILABLE_LOC,INAPPLICABLE,IO_000007,Valid Location Checks,Checks for unavailable locations.,Critical,No Location assignments found.,,I/O,, -IO_RULES,CHECK_RESERVED_LOC,INAPPLICABLE,IO_000008,Valid Location Checks,Checks for reserved locations.,Critical,No reserved LogicLock region found.,,I/O,, -IO_RULES,OCT_SUPPORTS_SLEW_RATE,INAPPLICABLE,IO_000047,I/O Properties Checks for One I/O,On Chip Termination and Slew Rate should not be used at the same time.,Critical,No Slew Rate assignments found.,,I/O,, -IO_RULES,LOC_SUPPORTS_SLEW_RATE,INAPPLICABLE,IO_000046,I/O Properties Checks for One I/O,The location should support the requested Slew Rate value.,Critical,No Slew Rate assignments found.,,I/O,, -IO_RULES,IO_STD_SUPPORTS_SLEW_RATE,INAPPLICABLE,IO_000045,I/O Properties Checks for One I/O,The I/O standard should support the requested Slew Rate value.,Critical,No Slew Rate assignments found.,,I/O,, -IO_RULES,WEAK_PULL_UP_AND_BUS_HOLD_NOT_USED_SIMULTANEOUSLY,INAPPLICABLE,IO_000027,I/O Properties Checks for One I/O,Weak Pull Up and Bus Hold should not be used at the same time.,Critical,No Enable Bus-Hold Circuitry or Weak Pull-Up Resistor assignments found.,,I/O,, -IO_RULES,OCT_AND_CURRENT_STRENGTH_NOT_USED_SIMULTANEOUSLY,INAPPLICABLE,IO_000026,I/O Properties Checks for One I/O,On Chip Termination and Current Strength should not be used at the same time.,Critical,No Current Strength assignments found.,,I/O,, -IO_RULES,IO_DIR_SUPPORT_OCT_VALUE,PASS,IO_000024,I/O Properties Checks for One I/O,The I/O direction should support the On Chip Termination value.,Critical,0 such failures found.,,I/O,, -IO_RULES,IO_STD_SUPPORT_OPEN_DRAIN_VALUE,INAPPLICABLE,IO_000023,I/O Properties Checks for One I/O,The I/O standard should support the Open Drain value.,Critical,No open drain assignments found.,,I/O,, -IO_RULES,IO_STD_SUPPORT_BUS_HOLD_VALUE,INAPPLICABLE,IO_000022,I/O Properties Checks for One I/O,The I/O standard should support the requested Bus Hold value.,Critical,No Enable Bus-Hold Circuitry assignments found.,,I/O,, -IO_RULES,IO_STD_SUPPORT_WEAK_PULL_UP_VALUE,INAPPLICABLE,IO_000021,I/O Properties Checks for One I/O,The I/O standard should support the requested Weak Pull Up value.,Critical,No Weak Pull-Up Resistor assignments found.,,I/O,, -IO_RULES,IO_STD_SUPPORT_PCI_CLAMP_DIODE,PASS,IO_000020,I/O Properties Checks for One I/O,The I/O standard should support the requested PCI Clamp Diode.,Critical,0 such failures found.,,I/O,, -IO_RULES,IO_STD_SUPPORT_OCT_VALUE,PASS,IO_000019,I/O Properties Checks for One I/O,The I/O standard should support the requested On Chip Termination value.,Critical,0 such failures found.,,I/O,, -IO_RULES,IO_STD_SUPPORT_CURRENT_STRENGTH,INAPPLICABLE,IO_000018,I/O Properties Checks for One I/O,The I/O standard should support the requested Current Strength.,Critical,No Current Strength assignments found.,,I/O,, -IO_RULES,LOC_SUPPORT_PCI_CLAMP_DIODE,PASS,IO_000015,I/O Properties Checks for One I/O,The location should support the requested PCI Clamp Diode.,Critical,0 such failures found.,,I/O,, -IO_RULES,LOC_SUPPORT_WEAK_PULL_UP_VALUE,INAPPLICABLE,IO_000014,I/O Properties Checks for One I/O,The location should support the requested Weak Pull Up value.,Critical,No Weak Pull-Up Resistor assignments found.,,I/O,, -IO_RULES,LOC_SUPPORT_BUS_HOLD_VALUE,INAPPLICABLE,IO_000013,I/O Properties Checks for One I/O,The location should support the requested Bus Hold value.,Critical,No Enable Bus-Hold Circuitry assignments found.,,I/O,, -IO_RULES,LOC_SUPPORT_OCT_VALUE,PASS,IO_000012,I/O Properties Checks for One I/O,The location should support the requested On Chip Termination value.,Critical,0 such failures found.,,I/O,, -IO_RULES,LOC_SUPPORT_CURRENT_STRENGTH,INAPPLICABLE,IO_000011,I/O Properties Checks for One I/O,The location should support the requested Current Strength.,Critical,No Current Strength assignments found.,,I/O,, -IO_RULES,LOC_SUPPORT_IO_DIR,PASS,IO_000010,I/O Properties Checks for One I/O,The location should support the requested I/O direction.,Critical,0 such failures found.,,I/O,, -IO_RULES,LOC_SUPPORT_IO_STD,PASS,IO_000009,I/O Properties Checks for One I/O,The location should support the requested I/O standard.,Critical,0 such failures found.,,I/O,, -IO_RULES,CURRENT_DENSITY_FOR_CONSECUTIVE_IO_NOT_EXCEED_CURRENT_VALUE,PASS,IO_000033,Electromigration Checks,Current density for consecutive I/Os should not exceed 240mA for row I/Os and 240mA for column I/Os.,Critical,0 such failures found.,,I/O,, -IO_RULES,SINGLE_ENDED_OUTPUTS_LAB_ROWS_FROM_DIFF_IO,INAPPLICABLE,IO_000034,SI Related Distance Checks,Single-ended outputs should be 5 LAB row(s) away from a differential I/O.,High,No Differential I/O Standard assignments found.,,I/O,, -IO_RULES,MAX_20_OUTPUTS_ALLOWED_IN_VREFGROUP,INAPPLICABLE,IO_000042,SI Related SSO Limit Checks,No more than 20 outputs are allowed in a VREF group when VREF is being read from.,High,No VREF I/O Standard assignments found.,,I/O,, -IO_RULES,DEV_IO_RULE_OCT_DISCLAIMER,,,,,,,,,, -IO_RULES_MATRIX,Pin/Rules,IO_000002;IO_000001;IO_000003;IO_000004;IO_000005;IO_000006;IO_000007;IO_000008;IO_000047;IO_000046;IO_000045;IO_000027;IO_000026;IO_000024;IO_000023;IO_000022;IO_000021;IO_000020;IO_000019;IO_000018;IO_000015;IO_000014;IO_000013;IO_000012;IO_000011;IO_000010;IO_000009;IO_000033;IO_000034;IO_000042, -IO_RULES_MATRIX,Total Pass,0;0;0;0;0;8;0;0;0;0;0;0;0;4;0;0;0;4;4;0;4;0;0;4;0;8;8;8;0;0, -IO_RULES_MATRIX,Total Unchecked,0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0, -IO_RULES_MATRIX,Total Inapplicable,8;8;8;8;8;0;8;8;8;8;8;8;8;4;8;8;8;4;4;8;4;8;8;4;8;0;0;0;8;8, -IO_RULES_MATRIX,Total Fail,0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0, -IO_RULES_MATRIX,Y3,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, -IO_RULES_MATRIX,Y2,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, -IO_RULES_MATRIX,Y1,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, -IO_RULES_MATRIX,Y0,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, -IO_RULES_MATRIX,E1,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, -IO_RULES_MATRIX,X0,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, -IO_RULES_MATRIX,X1,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, -IO_RULES_MATRIX,E0L,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, -IO_RULES_SUMMARY,Total I/O Rules,30, -IO_RULES_SUMMARY,Number of I/O Rules Passed,9, -IO_RULES_SUMMARY,Number of I/O Rules Failed,0, -IO_RULES_SUMMARY,Number of I/O Rules Unchecked,0, -IO_RULES_SUMMARY,Number of I/O Rules Inapplicable,21, diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cmp.rdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cmp.rdb deleted file mode 100644 index cf035f8..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cmp.rdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cmp_merge.kpt b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cmp_merge.kpt deleted file mode 100644 index 23a5cd1..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cmp_merge.kpt and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cycloneive_io_sim_cache.45um_ff_1200mv_0c_fast.hsd b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cycloneive_io_sim_cache.45um_ff_1200mv_0c_fast.hsd deleted file mode 100644 index d9c61ce..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cycloneive_io_sim_cache.45um_ff_1200mv_0c_fast.hsd and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cycloneive_io_sim_cache.45um_tt_1200mv_0c_slow.hsd b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cycloneive_io_sim_cache.45um_tt_1200mv_0c_slow.hsd deleted file mode 100644 index 599a335..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cycloneive_io_sim_cache.45um_tt_1200mv_0c_slow.hsd and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cycloneive_io_sim_cache.45um_tt_1200mv_85c_slow.hsd b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cycloneive_io_sim_cache.45um_tt_1200mv_85c_slow.hsd deleted file mode 100644 index cc4b33a..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.cycloneive_io_sim_cache.45um_tt_1200mv_85c_slow.hsd and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.db_info b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.db_info deleted file mode 100644 index 46d32cc..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.db_info +++ /dev/null @@ -1,3 +0,0 @@ -Quartus_Version = Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition -Version_Index = 520278016 -Creation_Time = Fri Nov 18 12:22:15 2022 diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.eda.qmsg b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.eda.qmsg deleted file mode 100644 index 73e8517..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.eda.qmsg +++ /dev/null @@ -1,6 +0,0 @@ -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1668463011444 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "EDA Netlist Writer Quartus Prime " "Running Quartus Prime EDA Netlist Writer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1668463011449 ""} { "Info" "IQEXE_START_BANNER_TIME" "Mon Nov 14 21:56:51 2022 " "Processing started: Mon Nov 14 21:56:51 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1668463011449 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "EDA Netlist Writer" 0 -1 1668463011449 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_eda --read_settings_files=off --write_settings_files=off DecoderDemo -c DecoderDemo " "Command: quartus_eda --read_settings_files=off --write_settings_files=off DecoderDemo -c DecoderDemo" { } { } 0 0 "Command: %1!s!" 0 0 "EDA Netlist Writer" 0 -1 1668463011449 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "EDA Netlist Writer" 0 -1 1668463011567 ""} -{ "Info" "IWSC_DONE_HDL_GENERATION" "DecoderDemo.vho /home/tiagorg/repos/DecoderDemo/simulation/modelsim/ simulation " "Generated file DecoderDemo.vho in folder \"/home/tiagorg/repos/DecoderDemo/simulation/modelsim/\" for EDA simulation tool" { } { } 0 204019 "Generated file %1!s! in folder \"%2!s!\" for EDA %3!s! tool" 0 0 "EDA Netlist Writer" 0 -1 1668463011589 ""} -{ "Info" "IQEXE_ERROR_COUNT" "EDA Netlist Writer 0 s 1 Quartus Prime " "Quartus Prime EDA Netlist Writer was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "600 " "Peak virtual memory: 600 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1668463011596 ""} { "Info" "IQEXE_END_BANNER_TIME" "Mon Nov 14 21:56:51 2022 " "Processing ended: Mon Nov 14 21:56:51 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1668463011596 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:00 " "Elapsed time: 00:00:00" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1668463011596 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:00 " "Total CPU time (on all processors): 00:00:00" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1668463011596 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "EDA Netlist Writer" 0 -1 1668463011596 ""} diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.fit.qmsg b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.fit.qmsg deleted file mode 100644 index 33f7098..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.fit.qmsg +++ /dev/null @@ -1,49 +0,0 @@ -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Fitter" 0 -1 1668463007155 ""} -{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Fitter" 0 -1 1668463007156 ""} -{ "Info" "IMPP_MPP_AUTO_ASSIGNED_DEVICE" "DecoderDemo EP4CE6E22C6 " "Automatically selected device EP4CE6E22C6 for design DecoderDemo" { } { } 0 119004 "Automatically selected device %2!s! for design %1!s!" 0 0 "Fitter" 0 -1 1668463007236 ""} -{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "High junction temperature 85 " "High junction temperature operating condition is not set. Assuming a default value of '85'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Fitter" 0 -1 1668463007272 ""} -{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "Low junction temperature 0 " "Low junction temperature operating condition is not set. Assuming a default value of '0'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Fitter" 0 -1 1668463007272 ""} -{ "Info" "IFITCC_FITCC_INFO_AUTO_FIT_COMPILATION_ON" "" "Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time" { } { } 0 171003 "Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time" 0 0 "Fitter" 0 -1 1668463007338 ""} -{ "Warning" "WCPT_FEATURE_DISABLED_POST" "LogicLock " "Feature LogicLock is only available with a valid subscription license. You can purchase a software subscription to gain full access to this feature." { } { } 0 292013 "Feature %1!s! is only available with a valid subscription license. You can purchase a software subscription to gain full access to this feature." 0 0 "Fitter" 0 -1 1668463007341 ""} -{ "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED" "" "Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices" { { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP4CE10E22C6 " "Device EP4CE10E22C6 is compatible" { } { } 2 176445 "Device %1!s! is compatible" 0 0 "Design Software" 0 -1 1668463007365 ""} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP4CE15E22C6 " "Device EP4CE15E22C6 is compatible" { } { } 2 176445 "Device %1!s! is compatible" 0 0 "Design Software" 0 -1 1668463007365 ""} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP4CE22E22C6 " "Device EP4CE22E22C6 is compatible" { } { } 2 176445 "Device %1!s! is compatible" 0 0 "Design Software" 0 -1 1668463007365 ""} } { } 2 176444 "Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices" 0 0 "Fitter" 0 -1 1668463007365 ""} -{ "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION" "5 " "Fitter converted 5 user pins into dedicated programming pins" { { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_ASDO_DATA1~ 6 " "Pin ~ALTERA_ASDO_DATA1~ is reserved at location 6" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_ASDO_DATA1~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/DecoderDemo/" { { 0 { 0 ""} 0 27 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1668463007366 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_FLASH_nCE_nCSO~ 8 " "Pin ~ALTERA_FLASH_nCE_nCSO~ is reserved at location 8" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_FLASH_nCE_nCSO~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/DecoderDemo/" { { 0 { 0 ""} 0 29 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1668463007366 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_DCLK~ 12 " "Pin ~ALTERA_DCLK~ is reserved at location 12" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_DCLK~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/DecoderDemo/" { { 0 { 0 ""} 0 31 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1668463007366 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_DATA0~ 13 " "Pin ~ALTERA_DATA0~ is reserved at location 13" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_DATA0~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/DecoderDemo/" { { 0 { 0 ""} 0 33 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1668463007366 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_nCEO~ 101 " "Pin ~ALTERA_nCEO~ is reserved at location 101" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_nCEO~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/DecoderDemo/" { { 0 { 0 ""} 0 35 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1668463007366 ""} } { } 0 169124 "Fitter converted %1!d! user pins into dedicated programming pins" 0 0 "Fitter" 0 -1 1668463007366 ""} -{ "Warning" "WCUT_CUT_ATOM_PINS_WITH_INCOMPLETE_IO_ASSIGNMENTS" "" "Some pins have incomplete I/O assignments. Refer to the I/O Assignment Warnings report for details" { } { } 0 15714 "Some pins have incomplete I/O assignments. Refer to the I/O Assignment Warnings report for details" 0 0 "Fitter" 0 -1 1668463007367 ""} -{ "Critical Warning" "WFIOMGR_PINS_MISSING_LOCATION_INFO" "8 8 " "No exact pin location assignment(s) for 8 pins of 8 total pins. For the list of pins please refer to the I/O Assignment Warnings table in the fitter report." { } { } 1 169085 "No exact pin location assignment(s) for %1!d! pins of %2!d! total pins. For the list of pins please refer to the I/O Assignment Warnings table in the fitter report." 0 0 "Fitter" 0 -1 1668463007518 ""} -{ "Critical Warning" "WSTA_SDC_NOT_FOUND" "DecoderDemo.sdc " "Synopsys Design Constraints File file not found: 'DecoderDemo.sdc'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." { } { } 1 332012 "Synopsys Design Constraints File file not found: '%1!s!'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." 0 0 "Fitter" 0 -1 1668463007574 ""} -{ "Info" "ISTA_NO_CLOCK_FOUND_NO_DERIVING_MSG" "base clocks " "No user constrained base clocks found in the design" { } { } 0 332144 "No user constrained %1!s! found in the design" 0 0 "Fitter" 0 -1 1668463007574 ""} -{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Fitter" 0 -1 1668463007574 ""} -{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Fitter" 0 -1 1668463007574 ""} -{ "Info" "ISTA_NO_CLOCK_UNCERTAINTY_FOUND_DERIVING" "\"derive_clock_uncertainty\" " "No user constrained clock uncertainty found in the design. Calling \"derive_clock_uncertainty\"" { } { } 0 332143 "No user constrained clock uncertainty found in the design. Calling %1!s!" 0 0 "Fitter" 0 -1 1668463007575 ""} -{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Fitter" 0 -1 1668463007575 ""} -{ "Info" "ISTA_TDC_NO_DEFAULT_OPTIMIZATION_GOALS" "" "Timing requirements not specified -- quality metrics such as performance may be sacrificed to reduce compilation time." { } { } 0 332130 "Timing requirements not specified -- quality metrics such as performance may be sacrificed to reduce compilation time." 0 0 "Fitter" 0 -1 1668463007575 ""} -{ "Info" "IFSAC_FSAC_REGISTER_PACKING_START_REGPACKING_INFO" "" "Starting register packing" { } { } 0 176233 "Starting register packing" 0 0 "Fitter" 0 -1 1668463007576 ""} -{ "Extra Info" "IFSAC_FSAC_START_REG_LOCATION_PROCESSING" "" "Performing register packing on registers with non-logic cell location assignments" { } { } 1 176273 "Performing register packing on registers with non-logic cell location assignments" 1 0 "Fitter" 0 -1 1668463007576 ""} -{ "Extra Info" "IFSAC_FSAC_FINISH_REG_LOCATION_PROCESSING" "" "Completed register packing on registers with non-logic cell location assignments" { } { } 1 176274 "Completed register packing on registers with non-logic cell location assignments" 1 0 "Fitter" 0 -1 1668463007576 ""} -{ "Extra Info" "IFSAC_FSAC_REGISTER_PACKING_BEGIN_FAST_REGISTER_INFO" "" "Started Fast Input/Output/OE register processing" { } { } 1 176236 "Started Fast Input/Output/OE register processing" 1 0 "Fitter" 0 -1 1668463007577 ""} -{ "Extra Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_FAST_REGISTER_INFO" "" "Finished Fast Input/Output/OE register processing" { } { } 1 176237 "Finished Fast Input/Output/OE register processing" 1 0 "Fitter" 0 -1 1668463007577 ""} -{ "Extra Info" "IFSAC_FSAC_START_MAC_SCAN_CHAIN_INFERENCING" "" "Start inferring scan chains for DSP blocks" { } { } 1 176238 "Start inferring scan chains for DSP blocks" 1 0 "Fitter" 0 -1 1668463007577 ""} -{ "Extra Info" "IFSAC_FSAC_FINISH_MAC_SCAN_CHAIN_INFERENCING" "" "Inferring scan chains for DSP blocks is complete" { } { } 1 176239 "Inferring scan chains for DSP blocks is complete" 1 0 "Fitter" 0 -1 1668463007577 ""} -{ "Extra Info" "IFSAC_FSAC_START_IO_MULT_RAM_PACKING" "" "Moving registers into I/O cells, Multiplier Blocks, and RAM blocks to improve timing and density" { } { } 1 176248 "Moving registers into I/O cells, Multiplier Blocks, and RAM blocks to improve timing and density" 1 0 "Fitter" 0 -1 1668463007577 ""} -{ "Extra Info" "IFSAC_FSAC_FINISH_IO_MULT_RAM_PACKING" "" "Finished moving registers into I/O cells, Multiplier Blocks, and RAM blocks" { } { } 1 176249 "Finished moving registers into I/O cells, Multiplier Blocks, and RAM blocks" 1 0 "Fitter" 0 -1 1668463007577 ""} -{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_REGPACKING_INFO" "" "Finished register packing" { { "Extra Info" "IFSAC_NO_REGISTERS_WERE_PACKED" "" "No registers were packed into other blocks" { } { } 1 176219 "No registers were packed into other blocks" 0 0 "Design Software" 0 -1 1668463007577 ""} } { } 0 176235 "Finished register packing" 0 0 "Fitter" 0 -1 1668463007577 ""} -{ "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement " "Statistics of I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement" { { "Info" "IFSAC_FSAC_SINGLE_IOC_GROUP_STATISTICS" "8 unused 2.5V 4 4 0 " "Number of I/O pins in group: 8 (unused VREF, 2.5V VCCIO, 4 input, 4 output, 0 bidirectional)" { { "Info" "IFSAC_FSAC_IO_STDS_IN_IOC_GROUP" "2.5 V. " "I/O standards used: 2.5 V." { } { } 0 176212 "I/O standards used: %1!s!" 0 0 "Design Software" 0 -1 1668463007578 ""} } { } 0 176211 "Number of I/O pins in group: %1!d! (%2!s! VREF, %3!s! VCCIO, %4!d! input, %5!d! output, %6!d! bidirectional)" 0 0 "Design Software" 0 -1 1668463007578 ""} } { } 0 176214 "Statistics of %1!s!" 0 0 "Fitter" 0 -1 1668463007578 ""} -{ "Info" "IFSAC_FSAC_IO_STATS_BEFORE_AFTER_PLACEMENT" "before " "I/O bank details before I/O pin placement" { { "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O banks " "Statistics of I/O banks" { { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "1 does not use undetermined 4 7 " "I/O bank number 1 does not use VREF pins and has undetermined VCCIO pins. 4 total pin(s) used -- 7 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668463007578 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "2 does not use undetermined 0 8 " "I/O bank number 2 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 8 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668463007578 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "3 does not use undetermined 0 11 " "I/O bank number 3 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 11 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668463007578 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "4 does not use undetermined 0 14 " "I/O bank number 4 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 14 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668463007578 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "5 does not use undetermined 0 13 " "I/O bank number 5 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 13 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668463007578 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "6 does not use undetermined 1 9 " "I/O bank number 6 does not use VREF pins and has undetermined VCCIO pins. 1 total pin(s) used -- 9 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668463007578 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "7 does not use undetermined 0 13 " "I/O bank number 7 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 13 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668463007578 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "8 does not use undetermined 0 12 " "I/O bank number 8 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 12 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668463007578 ""} } { } 0 176214 "Statistics of %1!s!" 0 0 "Design Software" 0 -1 1668463007578 ""} } { } 0 176215 "I/O bank details %1!s! I/O pin placement" 0 0 "Fitter" 0 -1 1668463007578 ""} -{ "Info" "IFITCC_FITTER_PREPARATION_END" "00:00:00 " "Fitter preparation operations ending: elapsed time is 00:00:00" { } { } 0 171121 "Fitter preparation operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1668463007582 ""} -{ "Info" "IVPR20K_VPR_FAMILY_APL_ERROR" "" "Fitter has disabled Advanced Physical Optimization because it is not supported for the current family." { } { } 0 14896 "Fitter has disabled Advanced Physical Optimization because it is not supported for the current family." 0 0 "Fitter" 0 -1 1668463007583 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_START" "" "Fitter placement preparation operations beginning" { } { } 0 170189 "Fitter placement preparation operations beginning" 0 0 "Fitter" 0 -1 1668463007832 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_END" "00:00:00 " "Fitter placement preparation operations ending: elapsed time is 00:00:00" { } { } 0 170190 "Fitter placement preparation operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1668463007843 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_START" "" "Fitter placement operations beginning" { } { } 0 170191 "Fitter placement operations beginning" 0 0 "Fitter" 0 -1 1668463007849 ""} -{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Fitter placement was successful" { } { } 0 170137 "Fitter placement was successful" 0 0 "Fitter" 0 -1 1668463007889 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "00:00:00 " "Fitter placement operations ending: elapsed time is 00:00:00" { } { } 0 170192 "Fitter placement operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1668463007889 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Fitter routing operations beginning" { } { } 0 170193 "Fitter routing operations beginning" 0 0 "Fitter" 0 -1 1668463007997 ""} -{ "Info" "IFITAPI_FITAPI_VPR_PERCENT_ROUTING_RESOURCE_USAGE" "0 " "Router estimated average interconnect usage is 0% of the available device resources" { { "Info" "IFITAPI_FITAPI_VPR_PEAK_ROUTING_REGION" "0 X0_Y0 X10_Y11 " "Router estimated peak interconnect usage is 0% of the available device resources in the region that extends from location X0_Y0 to location X10_Y11" { } { { "loc" "" { Generic "/home/tiagorg/repos/DecoderDemo/" { { 1 { 0 "Router estimated peak interconnect usage is 0% of the available device resources in the region that extends from location X0_Y0 to location X10_Y11"} { { 12 { 0 ""} 0 0 11 12 } } } } } } } 0 170196 "Router estimated peak interconnect usage is %1!d!%% of the available device resources in the region that extends from location %2!s! to location %3!s!" 0 0 "Design Software" 0 -1 1668463008214 ""} } { } 0 170195 "Router estimated average interconnect usage is %1!d!%% of the available device resources" 0 0 "Fitter" 0 -1 1668463008214 ""} -{ "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED" "" "The Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." { { "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED_FOR_ROUTABILITY" "" "Optimizations that may affect the design's routability were skipped" { } { } 0 170201 "Optimizations that may affect the design's routability were skipped" 0 0 "Design Software" 0 -1 1668463008229 ""} { "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED_FOR_TIMING" "" "Optimizations that may affect the design's timing were skipped" { } { } 0 170200 "Optimizations that may affect the design's timing were skipped" 0 0 "Design Software" 0 -1 1668463008229 ""} } { } 0 170199 "The Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." 0 0 "Fitter" 0 -1 1668463008229 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:00 " "Fitter routing operations ending: elapsed time is 00:00:00" { } { } 0 170194 "Fitter routing operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1668463008230 ""} -{ "Info" "IVPR20K_VPR_TIMING_ANALYSIS_TIME" "the Fitter 0.01 " "Total time spent on timing analysis during the Fitter is 0.01 seconds." { } { } 0 11888 "Total time spent on timing analysis during %1!s! is %2!s! seconds." 0 0 "Fitter" 0 -1 1668463008293 ""} -{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Fitter" 0 -1 1668463008297 ""} -{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Fitter" 0 -1 1668463008381 ""} -{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Fitter" 0 -1 1668463008381 ""} -{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Fitter" 0 -1 1668463008573 ""} -{ "Info" "IFITCC_FITTER_POST_OPERATION_END" "00:00:00 " "Fitter post-fit operations ending: elapsed time is 00:00:00" { } { } 0 11218 "Fitter post-fit operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1668463008782 ""} -{ "Info" "IRDB_WROTE_SUPPRESSED_MSGS" "/home/tiagorg/repos/DecoderDemo/output_files/DecoderDemo.fit.smsg " "Generated suppressed messages file /home/tiagorg/repos/DecoderDemo/output_files/DecoderDemo.fit.smsg" { } { } 0 144001 "Generated suppressed messages file %1!s!" 0 0 "Fitter" 0 -1 1668463008928 ""} -{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 6 s Quartus Prime " "Quartus Prime Fitter was successful. 0 errors, 6 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "942 " "Peak virtual memory: 942 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1668463009025 ""} { "Info" "IQEXE_END_BANNER_TIME" "Mon Nov 14 21:56:49 2022 " "Processing ended: Mon Nov 14 21:56:49 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1668463009025 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:03 " "Elapsed time: 00:00:03" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1668463009025 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:02 " "Total CPU time (on all processors): 00:00:02" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1668463009025 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Fitter" 0 -1 1668463009025 ""} diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.hier_info b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.hier_info deleted file mode 100644 index c47b268..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.hier_info +++ /dev/null @@ -1,18 +0,0 @@ -|Dec2_4 -Y3 <= inst.DB_MAX_OUTPUT_PORT_TYPE -E0L => inst7.IN0 -E1 => inst.IN1 -E1 => inst1.IN1 -E1 => inst3.IN1 -E1 => inst2.IN1 -X1 => inst5.IN0 -X1 => inst3.IN2 -X1 => inst2.IN2 -X0 => inst4.IN0 -X0 => inst1.IN3 -X0 => inst3.IN3 -Y2 <= inst1.DB_MAX_OUTPUT_PORT_TYPE -Y1 <= inst3.DB_MAX_OUTPUT_PORT_TYPE -Y0 <= inst2.DB_MAX_OUTPUT_PORT_TYPE - - diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.hif b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.hif deleted file mode 100644 index 60eb1a3..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.hif and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.lpc.html b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.lpc.html deleted file mode 100644 index fbc5ab5..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.lpc.html +++ /dev/null @@ -1,18 +0,0 @@ - - - - - - - - - - - - - - - - - -
HierarchyInputConstant InputUnused InputFloating InputOutputConstant OutputUnused OutputFloating OutputBidirConstant BidirUnused BidirInput only BidirOutput only Bidir
diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.lpc.rdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.lpc.rdb deleted file mode 100644 index b1e0351..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.lpc.rdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.lpc.txt b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.lpc.txt deleted file mode 100644 index a463804..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.lpc.txt +++ /dev/null @@ -1,5 +0,0 @@ -+----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Legal Partition Candidates ; -+-----------+-------+----------------+--------------+----------------+--------+-----------------+---------------+-----------------+-------+----------------+--------------+------------------+-------------------+ -; Hierarchy ; Input ; Constant Input ; Unused Input ; Floating Input ; Output ; Constant Output ; Unused Output ; Floating Output ; Bidir ; Constant Bidir ; Unused Bidir ; Input only Bidir ; Output only Bidir ; -+-----------+-------+----------------+--------------+----------------+--------+-----------------+---------------+-----------------+-------+----------------+--------------+------------------+-------------------+ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.ammdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.ammdb deleted file mode 100644 index 790b913..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.ammdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.bpm b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.bpm deleted file mode 100644 index fd550d2..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.bpm and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.cdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.cdb deleted file mode 100644 index 26ca264..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.hdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.hdb deleted file mode 100644 index 64f0797..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.kpt b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.kpt deleted file mode 100644 index 490e7a9..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.kpt and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.logdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.logdb deleted file mode 100644 index 626799f..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.logdb +++ /dev/null @@ -1 +0,0 @@ -v1 diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.qmsg b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.qmsg deleted file mode 100644 index 5e15a3b..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.qmsg +++ /dev/null @@ -1,11 +0,0 @@ -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1668463001396 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "Analysis & Synthesis Quartus Prime " "Running Quartus Prime Analysis & Synthesis" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1668463001396 ""} { "Info" "IQEXE_START_BANNER_TIME" "Mon Nov 14 21:56:41 2022 " "Processing started: Mon Nov 14 21:56:41 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1668463001396 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1668463001396 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_map --read_settings_files=on --write_settings_files=off DecoderDemo -c DecoderDemo " "Command: quartus_map --read_settings_files=on --write_settings_files=off DecoderDemo -c DecoderDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1668463001396 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Analysis & Synthesis" 0 -1 1668463001483 ""} -{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Analysis & Synthesis" 0 -1 1668463001483 ""} -{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "Dec2_4.bdf 1 1 " "Found 1 design units, including 1 entities, in source file Dec2_4.bdf" { { "Info" "ISGN_ENTITY_NAME" "1 Dec2_4 " "Found entity 1: Dec2_4" { } { { "Dec2_4.bdf" "" { Schematic "/home/tiagorg/repos/DecoderDemo/Dec2_4.bdf" { } } } } 0 12023 "Found entity %1!d!: %2!s!" 0 0 "Design Software" 0 -1 1668463006150 ""} } { } 0 12021 "Found %2!llu! design units, including %3!llu! entities, in source file %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1668463006150 ""} -{ "Info" "ISGN_START_ELABORATION_TOP" "Dec2_4 " "Elaborating entity \"Dec2_4\" for the top level hierarchy" { } { } 0 12127 "Elaborating entity \"%1!s!\" for the top level hierarchy" 0 0 "Analysis & Synthesis" 0 -1 1668463006177 ""} -{ "Info" "ISUTIL_TIMING_DRIVEN_SYNTHESIS_RUNNING" "" "Timing-Driven Synthesis is running" { } { } 0 286030 "Timing-Driven Synthesis is running" 0 0 "Analysis & Synthesis" 0 -1 1668463006421 ""} -{ "Info" "IBPM_HARD_BLOCK_PARTITION_CREATED" "hard_block:auto_generated_inst " "Generating hard_block partition \"hard_block:auto_generated_inst\"" { { "Info" "IBPM_HARD_BLOCK_PARTITION_NODE" "0 0 0 0 0 " "Adding 0 node(s), including 0 DDIO, 0 PLL, 0 transceiver and 0 LCELL" { } { } 0 16011 "Adding %1!d! node(s), including %2!d! DDIO, %3!d! PLL, %4!d! transceiver and %5!d! LCELL" 0 0 "Design Software" 0 -1 1668463006616 ""} } { } 0 16010 "Generating hard_block partition \"%1!s!\"" 0 0 "Analysis & Synthesis" 0 -1 1668463006616 ""} -{ "Info" "ICUT_CUT_TM_SUMMARY" "12 " "Implemented 12 device resources after synthesis - the final resource count might be different" { { "Info" "ICUT_CUT_TM_IPINS" "4 " "Implemented 4 input pins" { } { } 0 21058 "Implemented %1!d! input pins" 0 0 "Design Software" 0 -1 1668463006630 ""} { "Info" "ICUT_CUT_TM_OPINS" "4 " "Implemented 4 output pins" { } { } 0 21059 "Implemented %1!d! output pins" 0 0 "Design Software" 0 -1 1668463006630 ""} { "Info" "ICUT_CUT_TM_LCELLS" "4 " "Implemented 4 logic cells" { } { } 0 21061 "Implemented %1!d! logic cells" 0 0 "Design Software" 0 -1 1668463006630 ""} } { } 0 21057 "Implemented %1!d! device resources after synthesis - the final resource count might be different" 0 0 "Analysis & Synthesis" 0 -1 1668463006630 ""} -{ "Info" "IQEXE_ERROR_COUNT" "Analysis & Synthesis 0 s 1 Quartus Prime " "Quartus Prime Analysis & Synthesis was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "402 " "Peak virtual memory: 402 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1668463006633 ""} { "Info" "IQEXE_END_BANNER_TIME" "Mon Nov 14 21:56:46 2022 " "Processing ended: Mon Nov 14 21:56:46 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1668463006633 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:05 " "Elapsed time: 00:00:05" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1668463006633 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:13 " "Total CPU time (on all processors): 00:00:13" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1668463006633 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Analysis & Synthesis" 0 -1 1668463006633 ""} diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.rdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.rdb deleted file mode 100644 index 515af9a..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map.rdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map_bb.cdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map_bb.cdb deleted file mode 100644 index 083a0c6..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map_bb.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map_bb.hdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map_bb.hdb deleted file mode 100644 index ff86cfb..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map_bb.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map_bb.logdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map_bb.logdb deleted file mode 100644 index 626799f..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.map_bb.logdb +++ /dev/null @@ -1 +0,0 @@ -v1 diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.pre_map.hdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.pre_map.hdb deleted file mode 100644 index 5e1c46f..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.pre_map.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.root_partition.map.reg_db.cdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.root_partition.map.reg_db.cdb deleted file mode 100644 index b2dde69..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.root_partition.map.reg_db.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.routing.rdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.routing.rdb deleted file mode 100644 index 90552cc..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.routing.rdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.rtlv.hdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.rtlv.hdb deleted file mode 100644 index d74a4fc..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.rtlv.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.rtlv_sg.cdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.rtlv_sg.cdb deleted file mode 100644 index 9a1c5aa..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.rtlv_sg.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.rtlv_sg_swap.cdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.rtlv_sg_swap.cdb deleted file mode 100644 index 4a490f8..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.rtlv_sg_swap.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.sld_design_entry.sci b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.sld_design_entry.sci deleted file mode 100644 index 7d39add..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.sld_design_entry.sci and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.sld_design_entry_dsc.sci b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.sld_design_entry_dsc.sci deleted file mode 100644 index 7d39add..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.sld_design_entry_dsc.sci and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.smart_action.txt b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.smart_action.txt deleted file mode 100644 index c8e8a13..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.smart_action.txt +++ /dev/null @@ -1 +0,0 @@ -DONE diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.sta.qmsg b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.sta.qmsg deleted file mode 100644 index 3d74e6e..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.sta.qmsg +++ /dev/null @@ -1,49 +0,0 @@ -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1668463010289 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "Timing Analyzer Quartus Prime " "Running Quartus Prime Timing Analyzer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1668463010289 ""} { "Info" "IQEXE_START_BANNER_TIME" "Mon Nov 14 21:56:50 2022 " "Processing started: Mon Nov 14 21:56:50 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1668463010289 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Timing Analyzer" 0 -1 1668463010289 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_sta DecoderDemo -c DecoderDemo " "Command: quartus_sta DecoderDemo -c DecoderDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Timing Analyzer" 0 -1 1668463010289 ""} -{ "Info" "0" "" "qsta_default_script.tcl version: #1" { } { } 0 0 "qsta_default_script.tcl version: #1" 0 0 "Timing Analyzer" 0 0 1668463010309 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Timing Analyzer" 0 -1 1668463010348 ""} -{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Timing Analyzer" 0 -1 1668463010348 ""} -{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "High junction temperature 85 " "High junction temperature operating condition is not set. Assuming a default value of '85'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Timing Analyzer" 0 -1 1668463010383 ""} -{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "Low junction temperature 0 " "Low junction temperature operating condition is not set. Assuming a default value of '0'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Timing Analyzer" 0 -1 1668463010383 ""} -{ "Critical Warning" "WSTA_SDC_NOT_FOUND" "DecoderDemo.sdc " "Synopsys Design Constraints File file not found: 'DecoderDemo.sdc'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." { } { } 1 332012 "Synopsys Design Constraints File file not found: '%1!s!'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." 0 0 "Timing Analyzer" 0 -1 1668463010479 ""} -{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1668463010479 ""} -{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1668463010479 ""} -{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1668463010479 ""} -{ "Info" "ISTA_NO_CLOCK_UNCERTAINTY_FOUND_DERIVING" "\"derive_clock_uncertainty\" " "No user constrained clock uncertainty found in the design. Calling \"derive_clock_uncertainty\"" { } { } 0 332143 "No user constrained clock uncertainty found in the design. Calling %1!s!" 0 0 "Timing Analyzer" 0 -1 1668463010479 ""} -{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1668463010479 ""} -{ "Info" "0" "" "Found TIMING_ANALYZER_REPORT_SCRIPT_INCLUDE_DEFAULT_ANALYSIS = ON" { } { } 0 0 "Found TIMING_ANALYZER_REPORT_SCRIPT_INCLUDE_DEFAULT_ANALYSIS = ON" 0 0 "Timing Analyzer" 0 0 1668463010480 ""} -{ "Info" "ISTA_NO_CLOCKS_TO_REPORT" "" "No clocks to report" { } { } 0 332159 "No clocks to report" 0 0 "Timing Analyzer" 0 -1 1668463010481 ""} -{ "Info" "0" "" "Analyzing Slow 1200mV 85C Model" { } { } 0 0 "Analyzing Slow 1200mV 85C Model" 0 0 "Timing Analyzer" 0 0 1668463010481 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "fmax " "No fmax paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668463010482 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668463010483 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668463010484 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668463010484 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668463010484 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668463010485 ""} -{ "Info" "0" "" "Analyzing Slow 1200mV 0C Model" { } { } 0 0 "Analyzing Slow 1200mV 0C Model" 0 0 "Timing Analyzer" 0 0 1668463010486 ""} -{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Timing Analyzer" 0 -1 1668463010498 ""} -{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Timing Analyzer" 0 -1 1668463010702 ""} -{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1668463010713 ""} -{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1668463010713 ""} -{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1668463010713 ""} -{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1668463010713 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "fmax " "No fmax paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668463010713 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668463010714 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668463010714 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668463010715 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668463010715 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668463010715 ""} -{ "Info" "0" "" "Analyzing Fast 1200mV 0C Model" { } { } 0 0 "Analyzing Fast 1200mV 0C Model" 0 0 "Timing Analyzer" 0 0 1668463010716 ""} -{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1668463010753 ""} -{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1668463010753 ""} -{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1668463010753 ""} -{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1668463010753 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668463010754 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668463010754 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668463010754 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668463010755 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668463010755 ""} -{ "Info" "ISTA_UCP_NOT_CONSTRAINED" "setup " "Design is not fully constrained for setup requirements" { } { } 0 332102 "Design is not fully constrained for %1!s! requirements" 0 0 "Timing Analyzer" 0 -1 1668463010955 ""} -{ "Info" "ISTA_UCP_NOT_CONSTRAINED" "hold " "Design is not fully constrained for hold requirements" { } { } 0 332102 "Design is not fully constrained for %1!s! requirements" 0 0 "Timing Analyzer" 0 -1 1668463010955 ""} -{ "Info" "IQEXE_ERROR_COUNT" "Timing Analyzer 0 s 5 s Quartus Prime " "Quartus Prime Timing Analyzer was successful. 0 errors, 5 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "465 " "Peak virtual memory: 465 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1668463010962 ""} { "Info" "IQEXE_END_BANNER_TIME" "Mon Nov 14 21:56:50 2022 " "Processing ended: Mon Nov 14 21:56:50 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1668463010962 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:00 " "Elapsed time: 00:00:00" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1668463010962 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:01 " "Total CPU time (on all processors): 00:00:01" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1668463010962 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Timing Analyzer" 0 -1 1668463010962 ""} diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.sta.rdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.sta.rdb deleted file mode 100644 index cb7a68f..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.sta.rdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.sta_cmp.6_slow_1200mv_85c.tdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.sta_cmp.6_slow_1200mv_85c.tdb deleted file mode 100644 index f4c7d43..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.sta_cmp.6_slow_1200mv_85c.tdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.tis_db_list.ddb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.tis_db_list.ddb deleted file mode 100644 index 73e5ec9..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.tis_db_list.ddb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.tiscmp.fast_1200mv_0c.ddb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.tiscmp.fast_1200mv_0c.ddb deleted file mode 100644 index 2c69010..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.tiscmp.fast_1200mv_0c.ddb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.tiscmp.slow_1200mv_0c.ddb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.tiscmp.slow_1200mv_0c.ddb deleted file mode 100644 index f51ea24..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.tiscmp.slow_1200mv_0c.ddb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.tiscmp.slow_1200mv_85c.ddb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.tiscmp.slow_1200mv_85c.ddb deleted file mode 100644 index eefa9d0..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.tiscmp.slow_1200mv_85c.ddb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.vpr.ammdb b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.vpr.ammdb deleted file mode 100644 index 18a08c4..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo.vpr.ammdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo_partition_pins.json b/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo_partition_pins.json deleted file mode 100644 index 15ccf6d..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/db/DecoderDemo_partition_pins.json +++ /dev/null @@ -1,41 +0,0 @@ -{ - "partitions" : [ - { - "name" : "Top", - "pins" : [ - { - "name" : "Y3", - "strict" : false - }, - { - "name" : "Y2", - "strict" : false - }, - { - "name" : "Y1", - "strict" : false - }, - { - "name" : "Y0", - "strict" : false - }, - { - "name" : "E1", - "strict" : false - }, - { - "name" : "X0", - "strict" : false - }, - { - "name" : "X1", - "strict" : false - }, - { - "name" : "E0L", - "strict" : false - } - ] - } - ] -} \ No newline at end of file diff --git a/1ano/isd/quartus-projects/DecoderDemo/db/prev_cmp_DecoderDemo.qmsg b/1ano/isd/quartus-projects/DecoderDemo/db/prev_cmp_DecoderDemo.qmsg deleted file mode 100644 index 0ff9d72..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/db/prev_cmp_DecoderDemo.qmsg +++ /dev/null @@ -1,130 +0,0 @@ -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1668462005146 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "Analysis & Synthesis Quartus Prime " "Running Quartus Prime Analysis & Synthesis" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1668462005146 ""} { "Info" "IQEXE_START_BANNER_TIME" "Mon Nov 14 21:40:05 2022 " "Processing started: Mon Nov 14 21:40:05 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1668462005146 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1668462005146 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_map --read_settings_files=on --write_settings_files=off DecoderDemo -c DecoderDemo " "Command: quartus_map --read_settings_files=on --write_settings_files=off DecoderDemo -c DecoderDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1668462005146 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Analysis & Synthesis" 0 -1 1668462005241 ""} -{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Analysis & Synthesis" 0 -1 1668462005241 ""} -{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "Dec2_4.bdf 1 1 " "Found 1 design units, including 1 entities, in source file Dec2_4.bdf" { { "Info" "ISGN_ENTITY_NAME" "1 Dec2_4 " "Found entity 1: Dec2_4" { } { { "Dec2_4.bdf" "" { Schematic "/home/tiagorg/repos/DecoderDemo/Dec2_4.bdf" { } } } } 0 12023 "Found entity %1!d!: %2!s!" 0 0 "Design Software" 0 -1 1668462009856 ""} } { } 0 12021 "Found %2!llu! design units, including %3!llu! entities, in source file %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1668462009856 ""} -{ "Info" "ISGN_START_ELABORATION_TOP" "Dec2_4 " "Elaborating entity \"Dec2_4\" for the top level hierarchy" { } { } 0 12127 "Elaborating entity \"%1!s!\" for the top level hierarchy" 0 0 "Analysis & Synthesis" 0 -1 1668462009881 ""} -{ "Info" "ISUTIL_TIMING_DRIVEN_SYNTHESIS_RUNNING" "" "Timing-Driven Synthesis is running" { } { } 0 286030 "Timing-Driven Synthesis is running" 0 0 "Analysis & Synthesis" 0 -1 1668462010158 ""} -{ "Info" "IBPM_HARD_BLOCK_PARTITION_CREATED" "hard_block:auto_generated_inst " "Generating hard_block partition \"hard_block:auto_generated_inst\"" { { "Info" "IBPM_HARD_BLOCK_PARTITION_NODE" "0 0 0 0 0 " "Adding 0 node(s), including 0 DDIO, 0 PLL, 0 transceiver and 0 LCELL" { } { } 0 16011 "Adding %1!d! node(s), including %2!d! DDIO, %3!d! PLL, %4!d! transceiver and %5!d! LCELL" 0 0 "Design Software" 0 -1 1668462010370 ""} } { } 0 16010 "Generating hard_block partition \"%1!s!\"" 0 0 "Analysis & Synthesis" 0 -1 1668462010370 ""} -{ "Info" "ICUT_CUT_TM_SUMMARY" "12 " "Implemented 12 device resources after synthesis - the final resource count might be different" { { "Info" "ICUT_CUT_TM_IPINS" "4 " "Implemented 4 input pins" { } { } 0 21058 "Implemented %1!d! input pins" 0 0 "Design Software" 0 -1 1668462010407 ""} { "Info" "ICUT_CUT_TM_OPINS" "4 " "Implemented 4 output pins" { } { } 0 21059 "Implemented %1!d! output pins" 0 0 "Design Software" 0 -1 1668462010407 ""} { "Info" "ICUT_CUT_TM_LCELLS" "4 " "Implemented 4 logic cells" { } { } 0 21061 "Implemented %1!d! logic cells" 0 0 "Design Software" 0 -1 1668462010407 ""} } { } 0 21057 "Implemented %1!d! device resources after synthesis - the final resource count might be different" 0 0 "Analysis & Synthesis" 0 -1 1668462010407 ""} -{ "Info" "IQEXE_ERROR_COUNT" "Analysis & Synthesis 0 s 1 Quartus Prime " "Quartus Prime Analysis & Synthesis was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "398 " "Peak virtual memory: 398 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1668462010410 ""} { "Info" "IQEXE_END_BANNER_TIME" "Mon Nov 14 21:40:10 2022 " "Processing ended: Mon Nov 14 21:40:10 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1668462010410 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:05 " "Elapsed time: 00:00:05" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1668462010410 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:13 " "Total CPU time (on all processors): 00:00:13" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1668462010410 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Analysis & Synthesis" 0 -1 1668462010410 ""} -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Analysis & Synthesis" 0 -1 1668462010962 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "Fitter Quartus Prime " "Running Quartus Prime Fitter" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1668462010962 ""} { "Info" "IQEXE_START_BANNER_TIME" "Mon Nov 14 21:40:10 2022 " "Processing started: Mon Nov 14 21:40:10 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1668462010962 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Fitter" 0 -1 1668462010962 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_fit --read_settings_files=off --write_settings_files=off DecoderDemo -c DecoderDemo " "Command: quartus_fit --read_settings_files=off --write_settings_files=off DecoderDemo -c DecoderDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Fitter" 0 -1 1668462010962 ""} -{ "Info" "0" "" "qfit2_default_script.tcl version: #1" { } { } 0 0 "qfit2_default_script.tcl version: #1" 0 0 "Fitter" 0 0 1668462011028 ""} -{ "Info" "0" "" "Project = DecoderDemo" { } { } 0 0 "Project = DecoderDemo" 0 0 "Fitter" 0 0 1668462011029 ""} -{ "Info" "0" "" "Revision = DecoderDemo" { } { } 0 0 "Revision = DecoderDemo" 0 0 "Fitter" 0 0 1668462011029 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Fitter" 0 -1 1668462011053 ""} -{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Fitter" 0 -1 1668462011053 ""} -{ "Info" "IMPP_MPP_AUTO_ASSIGNED_DEVICE" "DecoderDemo EP4CE6E22C6 " "Automatically selected device EP4CE6E22C6 for design DecoderDemo" { } { } 0 119004 "Automatically selected device %2!s! for design %1!s!" 0 0 "Fitter" 0 -1 1668462011132 ""} -{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "High junction temperature 85 " "High junction temperature operating condition is not set. Assuming a default value of '85'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Fitter" 0 -1 1668462011166 ""} -{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "Low junction temperature 0 " "Low junction temperature operating condition is not set. Assuming a default value of '0'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Fitter" 0 -1 1668462011166 ""} -{ "Info" "IFITCC_FITCC_INFO_AUTO_FIT_COMPILATION_ON" "" "Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time" { } { } 0 171003 "Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time" 0 0 "Fitter" 0 -1 1668462011241 ""} -{ "Warning" "WCPT_FEATURE_DISABLED_POST" "LogicLock " "Feature LogicLock is only available with a valid subscription license. You can purchase a software subscription to gain full access to this feature." { } { } 0 292013 "Feature %1!s! is only available with a valid subscription license. You can purchase a software subscription to gain full access to this feature." 0 0 "Fitter" 0 -1 1668462011245 ""} -{ "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED" "" "Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices" { { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP4CE10E22C6 " "Device EP4CE10E22C6 is compatible" { } { } 2 176445 "Device %1!s! is compatible" 0 0 "Design Software" 0 -1 1668462011294 ""} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP4CE15E22C6 " "Device EP4CE15E22C6 is compatible" { } { } 2 176445 "Device %1!s! is compatible" 0 0 "Design Software" 0 -1 1668462011294 ""} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP4CE22E22C6 " "Device EP4CE22E22C6 is compatible" { } { } 2 176445 "Device %1!s! is compatible" 0 0 "Design Software" 0 -1 1668462011294 ""} } { } 2 176444 "Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices" 0 0 "Fitter" 0 -1 1668462011294 ""} -{ "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION" "5 " "Fitter converted 5 user pins into dedicated programming pins" { { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_ASDO_DATA1~ 6 " "Pin ~ALTERA_ASDO_DATA1~ is reserved at location 6" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_ASDO_DATA1~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/DecoderDemo/" { { 0 { 0 ""} 0 27 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1668462011298 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_FLASH_nCE_nCSO~ 8 " "Pin ~ALTERA_FLASH_nCE_nCSO~ is reserved at location 8" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_FLASH_nCE_nCSO~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/DecoderDemo/" { { 0 { 0 ""} 0 29 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1668462011298 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_DCLK~ 12 " "Pin ~ALTERA_DCLK~ is reserved at location 12" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_DCLK~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/DecoderDemo/" { { 0 { 0 ""} 0 31 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1668462011298 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_DATA0~ 13 " "Pin ~ALTERA_DATA0~ is reserved at location 13" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_DATA0~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/DecoderDemo/" { { 0 { 0 ""} 0 33 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1668462011298 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_nCEO~ 101 " "Pin ~ALTERA_nCEO~ is reserved at location 101" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_nCEO~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/DecoderDemo/" { { 0 { 0 ""} 0 35 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1668462011298 ""} } { } 0 169124 "Fitter converted %1!d! user pins into dedicated programming pins" 0 0 "Fitter" 0 -1 1668462011298 ""} -{ "Warning" "WCUT_CUT_ATOM_PINS_WITH_INCOMPLETE_IO_ASSIGNMENTS" "" "Some pins have incomplete I/O assignments. Refer to the I/O Assignment Warnings report for details" { } { } 0 15714 "Some pins have incomplete I/O assignments. Refer to the I/O Assignment Warnings report for details" 0 0 "Fitter" 0 -1 1668462011300 ""} -{ "Critical Warning" "WFIOMGR_PINS_MISSING_LOCATION_INFO" "8 8 " "No exact pin location assignment(s) for 8 pins of 8 total pins. For the list of pins please refer to the I/O Assignment Warnings table in the fitter report." { } { } 1 169085 "No exact pin location assignment(s) for %1!d! pins of %2!d! total pins. For the list of pins please refer to the I/O Assignment Warnings table in the fitter report." 0 0 "Fitter" 0 -1 1668462011464 ""} -{ "Critical Warning" "WSTA_SDC_NOT_FOUND" "DecoderDemo.sdc " "Synopsys Design Constraints File file not found: 'DecoderDemo.sdc'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." { } { } 1 332012 "Synopsys Design Constraints File file not found: '%1!s!'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." 0 0 "Fitter" 0 -1 1668462011528 ""} -{ "Info" "ISTA_NO_CLOCK_FOUND_NO_DERIVING_MSG" "base clocks " "No user constrained base clocks found in the design" { } { } 0 332144 "No user constrained %1!s! found in the design" 0 0 "Fitter" 0 -1 1668462011528 ""} -{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Fitter" 0 -1 1668462011528 ""} -{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Fitter" 0 -1 1668462011528 ""} -{ "Info" "ISTA_NO_CLOCK_UNCERTAINTY_FOUND_DERIVING" "\"derive_clock_uncertainty\" " "No user constrained clock uncertainty found in the design. Calling \"derive_clock_uncertainty\"" { } { } 0 332143 "No user constrained clock uncertainty found in the design. Calling %1!s!" 0 0 "Fitter" 0 -1 1668462011529 ""} -{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Fitter" 0 -1 1668462011529 ""} -{ "Info" "ISTA_TDC_NO_DEFAULT_OPTIMIZATION_GOALS" "" "Timing requirements not specified -- quality metrics such as performance may be sacrificed to reduce compilation time." { } { } 0 332130 "Timing requirements not specified -- quality metrics such as performance may be sacrificed to reduce compilation time." 0 0 "Fitter" 0 -1 1668462011529 ""} -{ "Info" "IFSAC_FSAC_REGISTER_PACKING_START_REGPACKING_INFO" "" "Starting register packing" { } { } 0 176233 "Starting register packing" 0 0 "Fitter" 0 -1 1668462011532 ""} -{ "Extra Info" "IFSAC_FSAC_START_REG_LOCATION_PROCESSING" "" "Performing register packing on registers with non-logic cell location assignments" { } { } 1 176273 "Performing register packing on registers with non-logic cell location assignments" 1 0 "Fitter" 0 -1 1668462011532 ""} -{ "Extra Info" "IFSAC_FSAC_FINISH_REG_LOCATION_PROCESSING" "" "Completed register packing on registers with non-logic cell location assignments" { } { } 1 176274 "Completed register packing on registers with non-logic cell location assignments" 1 0 "Fitter" 0 -1 1668462011532 ""} -{ "Extra Info" "IFSAC_FSAC_REGISTER_PACKING_BEGIN_FAST_REGISTER_INFO" "" "Started Fast Input/Output/OE register processing" { } { } 1 176236 "Started Fast Input/Output/OE register processing" 1 0 "Fitter" 0 -1 1668462011532 ""} -{ "Extra Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_FAST_REGISTER_INFO" "" "Finished Fast Input/Output/OE register processing" { } { } 1 176237 "Finished Fast Input/Output/OE register processing" 1 0 "Fitter" 0 -1 1668462011532 ""} -{ "Extra Info" "IFSAC_FSAC_START_MAC_SCAN_CHAIN_INFERENCING" "" "Start inferring scan chains for DSP blocks" { } { } 1 176238 "Start inferring scan chains for DSP blocks" 1 0 "Fitter" 0 -1 1668462011532 ""} -{ "Extra Info" "IFSAC_FSAC_FINISH_MAC_SCAN_CHAIN_INFERENCING" "" "Inferring scan chains for DSP blocks is complete" { } { } 1 176239 "Inferring scan chains for DSP blocks is complete" 1 0 "Fitter" 0 -1 1668462011532 ""} -{ "Extra Info" "IFSAC_FSAC_START_IO_MULT_RAM_PACKING" "" "Moving registers into I/O cells, Multiplier Blocks, and RAM blocks to improve timing and density" { } { } 1 176248 "Moving registers into I/O cells, Multiplier Blocks, and RAM blocks to improve timing and density" 1 0 "Fitter" 0 -1 1668462011532 ""} -{ "Extra Info" "IFSAC_FSAC_FINISH_IO_MULT_RAM_PACKING" "" "Finished moving registers into I/O cells, Multiplier Blocks, and RAM blocks" { } { } 1 176249 "Finished moving registers into I/O cells, Multiplier Blocks, and RAM blocks" 1 0 "Fitter" 0 -1 1668462011532 ""} -{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_REGPACKING_INFO" "" "Finished register packing" { { "Extra Info" "IFSAC_NO_REGISTERS_WERE_PACKED" "" "No registers were packed into other blocks" { } { } 1 176219 "No registers were packed into other blocks" 0 0 "Design Software" 0 -1 1668462011532 ""} } { } 0 176235 "Finished register packing" 0 0 "Fitter" 0 -1 1668462011532 ""} -{ "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement " "Statistics of I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement" { { "Info" "IFSAC_FSAC_SINGLE_IOC_GROUP_STATISTICS" "8 unused 2.5V 4 4 0 " "Number of I/O pins in group: 8 (unused VREF, 2.5V VCCIO, 4 input, 4 output, 0 bidirectional)" { { "Info" "IFSAC_FSAC_IO_STDS_IN_IOC_GROUP" "2.5 V. " "I/O standards used: 2.5 V." { } { } 0 176212 "I/O standards used: %1!s!" 0 0 "Design Software" 0 -1 1668462011534 ""} } { } 0 176211 "Number of I/O pins in group: %1!d! (%2!s! VREF, %3!s! VCCIO, %4!d! input, %5!d! output, %6!d! bidirectional)" 0 0 "Design Software" 0 -1 1668462011534 ""} } { } 0 176214 "Statistics of %1!s!" 0 0 "Fitter" 0 -1 1668462011534 ""} -{ "Info" "IFSAC_FSAC_IO_STATS_BEFORE_AFTER_PLACEMENT" "before " "I/O bank details before I/O pin placement" { { "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O banks " "Statistics of I/O banks" { { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "1 does not use undetermined 4 7 " "I/O bank number 1 does not use VREF pins and has undetermined VCCIO pins. 4 total pin(s) used -- 7 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668462011535 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "2 does not use undetermined 0 8 " "I/O bank number 2 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 8 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668462011535 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "3 does not use undetermined 0 11 " "I/O bank number 3 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 11 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668462011535 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "4 does not use undetermined 0 14 " "I/O bank number 4 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 14 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668462011535 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "5 does not use undetermined 0 13 " "I/O bank number 5 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 13 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668462011535 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "6 does not use undetermined 1 9 " "I/O bank number 6 does not use VREF pins and has undetermined VCCIO pins. 1 total pin(s) used -- 9 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668462011535 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "7 does not use undetermined 0 13 " "I/O bank number 7 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 13 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668462011535 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "8 does not use undetermined 0 12 " "I/O bank number 8 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 12 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668462011535 ""} } { } 0 176214 "Statistics of %1!s!" 0 0 "Design Software" 0 -1 1668462011535 ""} } { } 0 176215 "I/O bank details %1!s! I/O pin placement" 0 0 "Fitter" 0 -1 1668462011535 ""} -{ "Info" "IFITCC_FITTER_PREPARATION_END" "00:00:00 " "Fitter preparation operations ending: elapsed time is 00:00:00" { } { } 0 171121 "Fitter preparation operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1668462011538 ""} -{ "Info" "IVPR20K_VPR_FAMILY_APL_ERROR" "" "Fitter has disabled Advanced Physical Optimization because it is not supported for the current family." { } { } 0 14896 "Fitter has disabled Advanced Physical Optimization because it is not supported for the current family." 0 0 "Fitter" 0 -1 1668462011542 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_START" "" "Fitter placement preparation operations beginning" { } { } 0 170189 "Fitter placement preparation operations beginning" 0 0 "Fitter" 0 -1 1668462011795 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_END" "00:00:00 " "Fitter placement preparation operations ending: elapsed time is 00:00:00" { } { } 0 170190 "Fitter placement preparation operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1668462011811 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_START" "" "Fitter placement operations beginning" { } { } 0 170191 "Fitter placement operations beginning" 0 0 "Fitter" 0 -1 1668462011819 ""} -{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Fitter placement was successful" { } { } 0 170137 "Fitter placement was successful" 0 0 "Fitter" 0 -1 1668462011863 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "00:00:00 " "Fitter placement operations ending: elapsed time is 00:00:00" { } { } 0 170192 "Fitter placement operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1668462011863 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Fitter routing operations beginning" { } { } 0 170193 "Fitter routing operations beginning" 0 0 "Fitter" 0 -1 1668462011977 ""} -{ "Info" "IFITAPI_FITAPI_VPR_PERCENT_ROUTING_RESOURCE_USAGE" "0 " "Router estimated average interconnect usage is 0% of the available device resources" { { "Info" "IFITAPI_FITAPI_VPR_PEAK_ROUTING_REGION" "0 X0_Y0 X10_Y11 " "Router estimated peak interconnect usage is 0% of the available device resources in the region that extends from location X0_Y0 to location X10_Y11" { } { { "loc" "" { Generic "/home/tiagorg/repos/DecoderDemo/" { { 1 { 0 "Router estimated peak interconnect usage is 0% of the available device resources in the region that extends from location X0_Y0 to location X10_Y11"} { { 12 { 0 ""} 0 0 11 12 } } } } } } } 0 170196 "Router estimated peak interconnect usage is %1!d!%% of the available device resources in the region that extends from location %2!s! to location %3!s!" 0 0 "Design Software" 0 -1 1668462012210 ""} } { } 0 170195 "Router estimated average interconnect usage is %1!d!%% of the available device resources" 0 0 "Fitter" 0 -1 1668462012210 ""} -{ "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED" "" "The Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." { { "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED_FOR_ROUTABILITY" "" "Optimizations that may affect the design's routability were skipped" { } { } 0 170201 "Optimizations that may affect the design's routability were skipped" 0 0 "Design Software" 0 -1 1668462012235 ""} { "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED_FOR_TIMING" "" "Optimizations that may affect the design's timing were skipped" { } { } 0 170200 "Optimizations that may affect the design's timing were skipped" 0 0 "Design Software" 0 -1 1668462012235 ""} } { } 0 170199 "The Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." 0 0 "Fitter" 0 -1 1668462012235 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:00 " "Fitter routing operations ending: elapsed time is 00:00:00" { } { } 0 170194 "Fitter routing operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1668462012236 ""} -{ "Info" "IVPR20K_VPR_TIMING_ANALYSIS_TIME" "the Fitter 0.01 " "Total time spent on timing analysis during the Fitter is 0.01 seconds." { } { } 0 11888 "Total time spent on timing analysis during %1!s! is %2!s! seconds." 0 0 "Fitter" 0 -1 1668462012307 ""} -{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Fitter" 0 -1 1668462012310 ""} -{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Fitter" 0 -1 1668462012397 ""} -{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Fitter" 0 -1 1668462012398 ""} -{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Fitter" 0 -1 1668462012591 ""} -{ "Info" "IFITCC_FITTER_POST_OPERATION_END" "00:00:00 " "Fitter post-fit operations ending: elapsed time is 00:00:00" { } { } 0 11218 "Fitter post-fit operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1668462012807 ""} -{ "Info" "IRDB_WROTE_SUPPRESSED_MSGS" "/home/tiagorg/repos/DecoderDemo/output_files/DecoderDemo.fit.smsg " "Generated suppressed messages file /home/tiagorg/repos/DecoderDemo/output_files/DecoderDemo.fit.smsg" { } { } 0 144001 "Generated suppressed messages file %1!s!" 0 0 "Fitter" 0 -1 1668462012957 ""} -{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 6 s Quartus Prime " "Quartus Prime Fitter was successful. 0 errors, 6 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "941 " "Peak virtual memory: 941 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1668462013056 ""} { "Info" "IQEXE_END_BANNER_TIME" "Mon Nov 14 21:40:13 2022 " "Processing ended: Mon Nov 14 21:40:13 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1668462013056 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:03 " "Elapsed time: 00:00:03" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1668462013056 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:02 " "Total CPU time (on all processors): 00:00:02" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1668462013056 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Fitter" 0 -1 1668462013056 ""} -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Fitter" 0 -1 1668462013569 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "Assembler Quartus Prime " "Running Quartus Prime Assembler" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1668462013569 ""} { "Info" "IQEXE_START_BANNER_TIME" "Mon Nov 14 21:40:13 2022 " "Processing started: Mon Nov 14 21:40:13 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1668462013569 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Assembler" 0 -1 1668462013569 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_asm --read_settings_files=off --write_settings_files=off DecoderDemo -c DecoderDemo " "Command: quartus_asm --read_settings_files=off --write_settings_files=off DecoderDemo -c DecoderDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Assembler" 0 -1 1668462013569 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Assembler" 0 -1 1668462013663 ""} -{ "Info" "IASM_ASM_GENERATING_POWER_DATA" "" "Writing out detailed assembly data for power analysis" { } { } 0 115031 "Writing out detailed assembly data for power analysis" 0 0 "Assembler" 0 -1 1668462013824 ""} -{ "Info" "IASM_ASM_GENERATING_PROGRAMMING_FILES" "" "Assembler is generating device programming files" { } { } 0 115030 "Assembler is generating device programming files" 0 0 "Assembler" 0 -1 1668462013832 ""} -{ "Info" "IQEXE_ERROR_COUNT" "Assembler 0 s 1 Quartus Prime " "Quartus Prime Assembler was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "352 " "Peak virtual memory: 352 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1668462013883 ""} { "Info" "IQEXE_END_BANNER_TIME" "Mon Nov 14 21:40:13 2022 " "Processing ended: Mon Nov 14 21:40:13 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1668462013883 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:00 " "Elapsed time: 00:00:00" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1668462013883 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:00 " "Total CPU time (on all processors): 00:00:00" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1668462013883 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Assembler" 0 -1 1668462013883 ""} -{ "Info" "IFLOW_DISABLED_MODULE" "Power Analyzer FLOW_ENABLE_POWER_ANALYZER " "Skipped module Power Analyzer due to the assignment FLOW_ENABLE_POWER_ANALYZER" { } { } 0 293026 "Skipped module %1!s! due to the assignment %2!s!" 0 0 "Assembler" 0 -1 1668462014024 ""} -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Assembler" 0 -1 1668462014420 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "Timing Analyzer Quartus Prime " "Running Quartus Prime Timing Analyzer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1668462014420 ""} { "Info" "IQEXE_START_BANNER_TIME" "Mon Nov 14 21:40:14 2022 " "Processing started: Mon Nov 14 21:40:14 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1668462014420 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Timing Analyzer" 0 -1 1668462014420 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_sta DecoderDemo -c DecoderDemo " "Command: quartus_sta DecoderDemo -c DecoderDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Timing Analyzer" 0 -1 1668462014420 ""} -{ "Info" "0" "" "qsta_default_script.tcl version: #1" { } { } 0 0 "qsta_default_script.tcl version: #1" 0 0 "Timing Analyzer" 0 0 1668462014441 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Timing Analyzer" 0 -1 1668462014478 ""} -{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Timing Analyzer" 0 -1 1668462014478 ""} -{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "High junction temperature 85 " "High junction temperature operating condition is not set. Assuming a default value of '85'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Timing Analyzer" 0 -1 1668462014516 ""} -{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "Low junction temperature 0 " "Low junction temperature operating condition is not set. Assuming a default value of '0'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Timing Analyzer" 0 -1 1668462014516 ""} -{ "Critical Warning" "WSTA_SDC_NOT_FOUND" "DecoderDemo.sdc " "Synopsys Design Constraints File file not found: 'DecoderDemo.sdc'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." { } { } 1 332012 "Synopsys Design Constraints File file not found: '%1!s!'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." 0 0 "Timing Analyzer" 0 -1 1668462014612 ""} -{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1668462014612 ""} -{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1668462014612 ""} -{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1668462014613 ""} -{ "Info" "ISTA_NO_CLOCK_UNCERTAINTY_FOUND_DERIVING" "\"derive_clock_uncertainty\" " "No user constrained clock uncertainty found in the design. Calling \"derive_clock_uncertainty\"" { } { } 0 332143 "No user constrained clock uncertainty found in the design. Calling %1!s!" 0 0 "Timing Analyzer" 0 -1 1668462014613 ""} -{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1668462014613 ""} -{ "Info" "0" "" "Found TIMING_ANALYZER_REPORT_SCRIPT_INCLUDE_DEFAULT_ANALYSIS = ON" { } { } 0 0 "Found TIMING_ANALYZER_REPORT_SCRIPT_INCLUDE_DEFAULT_ANALYSIS = ON" 0 0 "Timing Analyzer" 0 0 1668462014613 ""} -{ "Info" "ISTA_NO_CLOCKS_TO_REPORT" "" "No clocks to report" { } { } 0 332159 "No clocks to report" 0 0 "Timing Analyzer" 0 -1 1668462014615 ""} -{ "Info" "0" "" "Analyzing Slow 1200mV 85C Model" { } { } 0 0 "Analyzing Slow 1200mV 85C Model" 0 0 "Timing Analyzer" 0 0 1668462014615 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "fmax " "No fmax paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668462014616 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668462014618 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668462014619 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668462014619 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668462014619 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668462014620 ""} -{ "Info" "0" "" "Analyzing Slow 1200mV 0C Model" { } { } 0 0 "Analyzing Slow 1200mV 0C Model" 0 0 "Timing Analyzer" 0 0 1668462014621 ""} -{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Timing Analyzer" 0 -1 1668462014633 ""} -{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Timing Analyzer" 0 -1 1668462014834 ""} -{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1668462014845 ""} -{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1668462014845 ""} -{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1668462014845 ""} -{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1668462014845 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "fmax " "No fmax paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668462014845 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668462014846 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668462014846 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668462014847 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668462014847 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668462014847 ""} -{ "Info" "0" "" "Analyzing Fast 1200mV 0C Model" { } { } 0 0 "Analyzing Fast 1200mV 0C Model" 0 0 "Timing Analyzer" 0 0 1668462014848 ""} -{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1668462014882 ""} -{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1668462014882 ""} -{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1668462014882 ""} -{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1668462014882 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668462014883 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668462014883 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668462014884 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668462014884 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668462014884 ""} -{ "Info" "ISTA_UCP_NOT_CONSTRAINED" "setup " "Design is not fully constrained for setup requirements" { } { } 0 332102 "Design is not fully constrained for %1!s! requirements" 0 0 "Timing Analyzer" 0 -1 1668462015083 ""} -{ "Info" "ISTA_UCP_NOT_CONSTRAINED" "hold " "Design is not fully constrained for hold requirements" { } { } 0 332102 "Design is not fully constrained for %1!s! requirements" 0 0 "Timing Analyzer" 0 -1 1668462015083 ""} -{ "Info" "IQEXE_ERROR_COUNT" "Timing Analyzer 0 s 5 s Quartus Prime " "Quartus Prime Timing Analyzer was successful. 0 errors, 5 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "463 " "Peak virtual memory: 463 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1668462015091 ""} { "Info" "IQEXE_END_BANNER_TIME" "Mon Nov 14 21:40:15 2022 " "Processing ended: Mon Nov 14 21:40:15 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1668462015091 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:01 " "Elapsed time: 00:00:01" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1668462015091 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:01 " "Total CPU time (on all processors): 00:00:01" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1668462015091 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Timing Analyzer" 0 -1 1668462015091 ""} -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Timing Analyzer" 0 -1 1668462015560 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "EDA Netlist Writer Quartus Prime " "Running Quartus Prime EDA Netlist Writer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1668462015560 ""} { "Info" "IQEXE_START_BANNER_TIME" "Mon Nov 14 21:40:15 2022 " "Processing started: Mon Nov 14 21:40:15 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1668462015560 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "EDA Netlist Writer" 0 -1 1668462015560 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_eda --read_settings_files=off --write_settings_files=off DecoderDemo -c DecoderDemo " "Command: quartus_eda --read_settings_files=off --write_settings_files=off DecoderDemo -c DecoderDemo" { } { } 0 0 "Command: %1!s!" 0 0 "EDA Netlist Writer" 0 -1 1668462015560 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "EDA Netlist Writer" 0 -1 1668462015678 ""} -{ "Info" "IWSC_DONE_HDL_GENERATION" "DecoderDemo.vho /home/tiagorg/repos/DecoderDemo/simulation/modelsim/ simulation " "Generated file DecoderDemo.vho in folder \"/home/tiagorg/repos/DecoderDemo/simulation/modelsim/\" for EDA simulation tool" { } { } 0 204019 "Generated file %1!s! in folder \"%2!s!\" for EDA %3!s! tool" 0 0 "EDA Netlist Writer" 0 -1 1668462015705 ""} -{ "Info" "IQEXE_ERROR_COUNT" "EDA Netlist Writer 0 s 1 Quartus Prime " "Quartus Prime EDA Netlist Writer was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "600 " "Peak virtual memory: 600 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1668462015714 ""} { "Info" "IQEXE_END_BANNER_TIME" "Mon Nov 14 21:40:15 2022 " "Processing ended: Mon Nov 14 21:40:15 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1668462015714 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:00 " "Elapsed time: 00:00:00" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1668462015714 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:00 " "Total CPU time (on all processors): 00:00:00" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1668462015714 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "EDA Netlist Writer" 0 -1 1668462015714 ""} -{ "Info" "IFLOW_ERROR_COUNT" "Full Compilation 0 s 14 s " "Quartus Prime Full Compilation was successful. 0 errors, 14 warnings" { } { } 0 293000 "Quartus Prime %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "EDA Netlist Writer" 0 -1 1668462015772 ""} diff --git a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/README b/1ano/isd/quartus-projects/DecoderDemo/incremental_db/README deleted file mode 100644 index 9f62dcd..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/README +++ /dev/null @@ -1,11 +0,0 @@ -This folder contains data for incremental compilation. - -The compiled_partitions sub-folder contains previous compilation results for each partition. -As long as this folder is preserved, incremental compilation results from earlier compiles -can be re-used. To perform a clean compilation from source files for all partitions, both -the db and incremental_db folder should be removed. - -The imported_partitions sub-folder contains the last imported QXP for each imported partition. -As long as this folder is preserved, imported partitions will be automatically re-imported -when the db or incremental_db/compiled_partitions folders are removed. - diff --git a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.db_info b/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.db_info deleted file mode 100644 index b453ba0..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.db_info +++ /dev/null @@ -1,3 +0,0 @@ -Quartus_Version = Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition -Version_Index = 520278016 -Creation_Time = Fri Nov 4 12:15:36 2022 diff --git a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.cmp.ammdb b/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.cmp.ammdb deleted file mode 100644 index e41bd8c..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.cmp.ammdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.cmp.cdb b/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.cmp.cdb deleted file mode 100644 index 6bb873a..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.cmp.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.cmp.dfp b/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.cmp.dfp deleted file mode 100644 index b1c67d6..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.cmp.dfp and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.cmp.hdb b/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.cmp.hdb deleted file mode 100644 index eebbbcf..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.cmp.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.cmp.logdb b/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.cmp.logdb deleted file mode 100644 index 626799f..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.cmp.logdb +++ /dev/null @@ -1 +0,0 @@ -v1 diff --git a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.cmp.rcfdb b/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.cmp.rcfdb deleted file mode 100644 index 71adfbd..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.cmp.rcfdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.cdb b/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.cdb deleted file mode 100644 index 2c97874..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.dpi b/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.dpi deleted file mode 100644 index 558b6f3..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.dpi and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.hbdb.cdb b/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.hbdb.cdb deleted file mode 100644 index c21113e..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.hbdb.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.hbdb.hb_info b/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.hbdb.hb_info deleted file mode 100644 index 8210c55..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.hbdb.hb_info and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.hbdb.hdb b/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.hbdb.hdb deleted file mode 100644 index 83795eb..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.hbdb.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.hbdb.sig b/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.hbdb.sig deleted file mode 100644 index 6c0af65..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.hbdb.sig +++ /dev/null @@ -1 +0,0 @@ -c5eb7f6cdd530884c3b884e0a3668ea4 \ No newline at end of file diff --git a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.hdb b/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.hdb deleted file mode 100644 index a5ffc61..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.kpt b/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.kpt deleted file mode 100644 index 526b9b1..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.root_partition.map.kpt and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.rrp.hdb b/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.rrp.hdb deleted file mode 100644 index 571cc52..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/incremental_db/compiled_partitions/DecoderDemo.rrp.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.asm.rpt b/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.asm.rpt deleted file mode 100644 index 8d16f93..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.asm.rpt +++ /dev/null @@ -1,92 +0,0 @@ -Assembler report for DecoderDemo -Mon Nov 14 21:56:49 2022 -Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - - ---------------------- -; Table of Contents ; ---------------------- - 1. Legal Notice - 2. Assembler Summary - 3. Assembler Settings - 4. Assembler Generated Files - 5. Assembler Device Options: DecoderDemo.sof - 6. Assembler Messages - - - ----------------- -; Legal Notice ; ----------------- -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. - - - -+---------------------------------------------------------------+ -; Assembler Summary ; -+-----------------------+---------------------------------------+ -; Assembler Status ; Successful - Mon Nov 14 21:56:49 2022 ; -; Revision Name ; DecoderDemo ; -; Top-level Entity Name ; Dec2_4 ; -; Family ; Cyclone IV E ; -; Device ; EP4CE6E22C6 ; -+-----------------------+---------------------------------------+ - - -+----------------------------------+ -; Assembler Settings ; -+--------+---------+---------------+ -; Option ; Setting ; Default Value ; -+--------+---------+---------------+ - - -+--------------------------------------------------------------+ -; Assembler Generated Files ; -+--------------------------------------------------------------+ -; File Name ; -+--------------------------------------------------------------+ -; /home/tiagorg/repos/DecoderDemo/output_files/DecoderDemo.sof ; -+--------------------------------------------------------------+ - - -+-------------------------------------------+ -; Assembler Device Options: DecoderDemo.sof ; -+----------------+--------------------------+ -; Option ; Setting ; -+----------------+--------------------------+ -; JTAG usercode ; 0x00093A30 ; -; Checksum ; 0x00093A30 ; -+----------------+--------------------------+ - - -+--------------------+ -; Assembler Messages ; -+--------------------+ -Info: ******************************************************************* -Info: Running Quartus Prime Assembler - Info: Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - Info: Processing started: Mon Nov 14 21:56:49 2022 -Info: Command: quartus_asm --read_settings_files=off --write_settings_files=off DecoderDemo -c DecoderDemo -Warning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance. -Info (115031): Writing out detailed assembly data for power analysis -Info (115030): Assembler is generating device programming files -Info: Quartus Prime Assembler was successful. 0 errors, 1 warning - Info: Peak virtual memory: 352 megabytes - Info: Processing ended: Mon Nov 14 21:56:49 2022 - Info: Elapsed time: 00:00:00 - Info: Total CPU time (on all processors): 00:00:00 - - diff --git a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.done b/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.done deleted file mode 100644 index bc6e379..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.done +++ /dev/null @@ -1 +0,0 @@ -Mon Nov 14 21:56:51 2022 diff --git a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.eda.rpt b/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.eda.rpt deleted file mode 100644 index fd06dc2..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.eda.rpt +++ /dev/null @@ -1,94 +0,0 @@ -EDA Netlist Writer report for DecoderDemo -Mon Nov 14 21:56:51 2022 -Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - - ---------------------- -; Table of Contents ; ---------------------- - 1. Legal Notice - 2. EDA Netlist Writer Summary - 3. Simulation Settings - 4. Simulation Generated Files - 5. EDA Netlist Writer Messages - - - ----------------- -; Legal Notice ; ----------------- -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. - - - -+-------------------------------------------------------------------+ -; EDA Netlist Writer Summary ; -+---------------------------+---------------------------------------+ -; EDA Netlist Writer Status ; Successful - Mon Nov 14 21:56:51 2022 ; -; Revision Name ; DecoderDemo ; -; Top-level Entity Name ; Dec2_4 ; -; Family ; Cyclone IV E ; -; Simulation Files Creation ; Successful ; -+---------------------------+---------------------------------------+ - - -+----------------------------------------------------------------------------------------------------------------------------+ -; Simulation Settings ; -+---------------------------------------------------------------------------------------------------+------------------------+ -; Option ; Setting ; -+---------------------------------------------------------------------------------------------------+------------------------+ -; Tool Name ; ModelSim-Altera (VHDL) ; -; Generate functional simulation netlist ; On ; -; Truncate long hierarchy paths ; Off ; -; Map illegal HDL characters ; Off ; -; Flatten buses into individual nodes ; Off ; -; Maintain hierarchy ; Off ; -; Bring out device-wide set/reset signals as ports ; Off ; -; Enable glitch filtering ; Off ; -; Do not write top level VHDL entity ; Off ; -; Disable detection of setup and hold time violations in the input registers of bi-directional pins ; Off ; -; Architecture name in VHDL output netlist ; structure ; -; Generate third-party EDA tool command script for RTL functional simulation ; Off ; -; Generate third-party EDA tool command script for gate-level simulation ; Off ; -+---------------------------------------------------------------------------------------------------+------------------------+ - - -+---------------------------------------------------------------------+ -; Simulation Generated Files ; -+---------------------------------------------------------------------+ -; Generated Files ; -+---------------------------------------------------------------------+ -; /home/tiagorg/repos/DecoderDemo/simulation/modelsim/DecoderDemo.vho ; -+---------------------------------------------------------------------+ - - -+-----------------------------+ -; EDA Netlist Writer Messages ; -+-----------------------------+ -Info: ******************************************************************* -Info: Running Quartus Prime EDA Netlist Writer - Info: Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - Info: Processing started: Mon Nov 14 21:56:51 2022 -Info: Command: quartus_eda --read_settings_files=off --write_settings_files=off DecoderDemo -c DecoderDemo -Warning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance. -Info (204019): Generated file DecoderDemo.vho in folder "/home/tiagorg/repos/DecoderDemo/simulation/modelsim/" for EDA simulation tool -Info: Quartus Prime EDA Netlist Writer was successful. 0 errors, 1 warning - Info: Peak virtual memory: 600 megabytes - Info: Processing ended: Mon Nov 14 21:56:51 2022 - Info: Elapsed time: 00:00:00 - Info: Total CPU time (on all processors): 00:00:00 - - diff --git a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.fit.rpt b/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.fit.rpt deleted file mode 100644 index cceb611..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.fit.rpt +++ /dev/null @@ -1,873 +0,0 @@ -Fitter report for DecoderDemo -Mon Nov 14 21:56:48 2022 -Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - - ---------------------- -; Table of Contents ; ---------------------- - 1. Legal Notice - 2. Fitter Summary - 3. Fitter Settings - 4. Parallel Compilation - 5. Incremental Compilation Preservation Summary - 6. Incremental Compilation Partition Settings - 7. Incremental Compilation Placement Preservation - 8. Pin-Out File - 9. Fitter Resource Usage Summary - 10. Fitter Partition Statistics - 11. Input Pins - 12. Output Pins - 13. Dual Purpose and Dedicated Pins - 14. I/O Bank Usage - 15. All Package Pins - 16. I/O Assignment Warnings - 17. Fitter Resource Utilization by Entity - 18. Delay Chain Summary - 19. Pad To Core Delay Chain Fanout - 20. Routing Usage Summary - 21. LAB Logic Elements - 22. LAB Signals Sourced - 23. LAB Signals Sourced Out - 24. LAB Distinct Inputs - 25. I/O Rules Summary - 26. I/O Rules Details - 27. I/O Rules Matrix - 28. Fitter Device Options - 29. Operating Settings and Conditions - 30. Fitter Messages - 31. Fitter Suppressed Messages - - - ----------------- -; Legal Notice ; ----------------- -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. - - - -+----------------------------------------------------------------------------------+ -; Fitter Summary ; -+------------------------------------+---------------------------------------------+ -; Fitter Status ; Successful - Mon Nov 14 21:56:48 2022 ; -; Quartus Prime Version ; 20.1.1 Build 720 11/11/2020 SJ Lite Edition ; -; Revision Name ; DecoderDemo ; -; Top-level Entity Name ; Dec2_4 ; -; Family ; Cyclone IV E ; -; Device ; EP4CE6E22C6 ; -; Timing Models ; Final ; -; Total logic elements ; 4 / 6,272 ( < 1 % ) ; -; Total combinational functions ; 4 / 6,272 ( < 1 % ) ; -; Dedicated logic registers ; 0 / 6,272 ( 0 % ) ; -; Total registers ; 0 ; -; Total pins ; 8 / 92 ( 9 % ) ; -; Total virtual pins ; 0 ; -; Total memory bits ; 0 / 276,480 ( 0 % ) ; -; Embedded Multiplier 9-bit elements ; 0 / 30 ( 0 % ) ; -; Total PLLs ; 0 / 2 ( 0 % ) ; -+------------------------------------+---------------------------------------------+ - - -+----------------------------------------------------------------------------------------------------------------------------------------------------+ -; Fitter Settings ; -+--------------------------------------------------------------------+---------------------------------------+---------------------------------------+ -; Option ; Setting ; Default Value ; -+--------------------------------------------------------------------+---------------------------------------+---------------------------------------+ -; Device ; auto ; ; -; Fit Attempts to Skip ; 0 ; 0.0 ; -; Use smart compilation ; Off ; Off ; -; Enable parallel Assembler and Timing Analyzer during compilation ; On ; On ; -; Enable compact report table ; Off ; Off ; -; Auto Merge PLLs ; On ; On ; -; Router Timing Optimization Level ; Normal ; Normal ; -; Perform Clocking Topology Analysis During Routing ; Off ; Off ; -; Placement Effort Multiplier ; 1.0 ; 1.0 ; -; Router Effort Multiplier ; 1.0 ; 1.0 ; -; Optimize Hold Timing ; All Paths ; All Paths ; -; Optimize Multi-Corner Timing ; On ; On ; -; Power Optimization During Fitting ; Normal compilation ; Normal compilation ; -; SSN Optimization ; Off ; Off ; -; Optimize Timing ; Normal compilation ; Normal compilation ; -; Optimize Timing for ECOs ; Off ; Off ; -; Regenerate Full Fit Report During ECO Compiles ; Off ; Off ; -; Optimize IOC Register Placement for Timing ; Normal ; Normal ; -; Limit to One Fitting Attempt ; Off ; Off ; -; Final Placement Optimizations ; Automatically ; Automatically ; -; Fitter Aggressive Routability Optimizations ; Automatically ; Automatically ; -; Fitter Initial Placement Seed ; 1 ; 1 ; -; Periphery to Core Placement and Routing Optimization ; Off ; Off ; -; PCI I/O ; Off ; Off ; -; Weak Pull-Up Resistor ; Off ; Off ; -; Enable Bus-Hold Circuitry ; Off ; Off ; -; Auto Packed Registers ; Auto ; Auto ; -; Auto Delay Chains ; On ; On ; -; Auto Delay Chains for High Fanout Input Pins ; Off ; Off ; -; Allow Single-ended Buffer for Differential-XSTL Input ; Off ; Off ; -; Treat Bidirectional Pin as Output Pin ; Off ; Off ; -; Perform Physical Synthesis for Combinational Logic for Fitting ; Off ; Off ; -; Perform Physical Synthesis for Combinational Logic for Performance ; Off ; Off ; -; Perform Register Duplication for Performance ; Off ; Off ; -; Perform Logic to Memory Mapping for Fitting ; Off ; Off ; -; Perform Register Retiming for Performance ; Off ; Off ; -; Perform Asynchronous Signal Pipelining ; Off ; Off ; -; Fitter Effort ; Auto Fit ; Auto Fit ; -; Physical Synthesis Effort Level ; Normal ; Normal ; -; Logic Cell Insertion - Logic Duplication ; Auto ; Auto ; -; Auto Register Duplication ; Auto ; Auto ; -; Auto Global Clock ; On ; On ; -; Auto Global Register Control Signals ; On ; On ; -; Reserve all unused pins ; As input tri-stated with weak pull-up ; As input tri-stated with weak pull-up ; -; Synchronizer Identification ; Auto ; Auto ; -; Enable Beneficial Skew Optimization ; On ; On ; -; Optimize Design for Metastability ; On ; On ; -; Force Fitter to Avoid Periphery Placement Warnings ; Off ; Off ; -; Enable input tri-state on active configuration pins in user mode ; Off ; Off ; -+--------------------------------------------------------------------+---------------------------------------+---------------------------------------+ - - -+------------------------------------------+ -; Parallel Compilation ; -+----------------------------+-------------+ -; Processors ; Number ; -+----------------------------+-------------+ -; Number detected on machine ; 8 ; -; Maximum allowed ; 4 ; -; ; ; -; Average used ; 1.00 ; -; Maximum used ; 4 ; -; ; ; -; Usage by Processor ; % Time Used ; -; Processor 1 ; 100.0% ; -; Processors 2-4 ; 0.1% ; -+----------------------------+-------------+ - - -+-------------------------------------------------------------------------------------------------+ -; Incremental Compilation Preservation Summary ; -+---------------------+-------------------+----------------------------+--------------------------+ -; Type ; Total [A + B] ; From Design Partitions [A] ; From Rapid Recompile [B] ; -+---------------------+-------------------+----------------------------+--------------------------+ -; Placement (by node) ; ; ; ; -; -- Requested ; 0.00 % ( 0 / 31 ) ; 0.00 % ( 0 / 31 ) ; 0.00 % ( 0 / 31 ) ; -; -- Achieved ; 0.00 % ( 0 / 31 ) ; 0.00 % ( 0 / 31 ) ; 0.00 % ( 0 / 31 ) ; -; ; ; ; ; -; Routing (by net) ; ; ; ; -; -- Requested ; 0.00 % ( 0 / 0 ) ; 0.00 % ( 0 / 0 ) ; 0.00 % ( 0 / 0 ) ; -; -- Achieved ; 0.00 % ( 0 / 0 ) ; 0.00 % ( 0 / 0 ) ; 0.00 % ( 0 / 0 ) ; -+---------------------+-------------------+----------------------------+--------------------------+ - - -+----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Incremental Compilation Partition Settings ; -+--------------------------------+----------------+-------------------+-------------------------+------------------------+------------------------------+--------------------------------+ -; Partition Name ; Partition Type ; Netlist Type Used ; Preservation Level Used ; Netlist Type Requested ; Preservation Level Requested ; Contents ; -+--------------------------------+----------------+-------------------+-------------------------+------------------------+------------------------------+--------------------------------+ -; Top ; User-created ; Source File ; N/A ; Source File ; N/A ; ; -; hard_block:auto_generated_inst ; Auto-generated ; Source File ; N/A ; Source File ; N/A ; hard_block:auto_generated_inst ; -+--------------------------------+----------------+-------------------+-------------------------+------------------------+------------------------------+--------------------------------+ - - -+------------------------------------------------------------------------------------------------------------------------------------+ -; Incremental Compilation Placement Preservation ; -+--------------------------------+-----------------------+-------------------------+-------------------+---------------------+-------+ -; Partition Name ; Preservation Achieved ; Preservation Level Used ; Netlist Type Used ; Preservation Method ; Notes ; -+--------------------------------+-----------------------+-------------------------+-------------------+---------------------+-------+ -; Top ; 0.00 % ( 0 / 21 ) ; N/A ; Source File ; N/A ; ; -; hard_block:auto_generated_inst ; 0.00 % ( 0 / 10 ) ; N/A ; Source File ; N/A ; ; -+--------------------------------+-----------------------+-------------------------+-------------------+---------------------+-------+ - - -+--------------+ -; Pin-Out File ; -+--------------+ -The pin-out file can be found in /home/tiagorg/repos/DecoderDemo/output_files/DecoderDemo.pin. - - -+-------------------------------------------------------------------+ -; Fitter Resource Usage Summary ; -+---------------------------------------------+---------------------+ -; Resource ; Usage ; -+---------------------------------------------+---------------------+ -; Total logic elements ; 4 / 6,272 ( < 1 % ) ; -; -- Combinational with no register ; 4 ; -; -- Register only ; 0 ; -; -- Combinational with a register ; 0 ; -; ; ; -; Logic element usage by number of LUT inputs ; ; -; -- 4 input functions ; 4 ; -; -- 3 input functions ; 0 ; -; -- <=2 input functions ; 0 ; -; -- Register only ; 0 ; -; ; ; -; Logic elements by mode ; ; -; -- normal mode ; 4 ; -; -- arithmetic mode ; 0 ; -; ; ; -; Total registers* ; 0 / 6,684 ( 0 % ) ; -; -- Dedicated logic registers ; 0 / 6,272 ( 0 % ) ; -; -- I/O registers ; 0 / 412 ( 0 % ) ; -; ; ; -; Total LABs: partially or completely used ; 1 / 392 ( < 1 % ) ; -; Virtual pins ; 0 ; -; I/O pins ; 8 / 92 ( 9 % ) ; -; -- Clock pins ; 1 / 3 ( 33 % ) ; -; -- Dedicated input pins ; 0 / 9 ( 0 % ) ; -; ; ; -; M9Ks ; 0 / 30 ( 0 % ) ; -; Total block memory bits ; 0 / 276,480 ( 0 % ) ; -; Total block memory implementation bits ; 0 / 276,480 ( 0 % ) ; -; Embedded Multiplier 9-bit elements ; 0 / 30 ( 0 % ) ; -; PLLs ; 0 / 2 ( 0 % ) ; -; Global signals ; 0 ; -; -- Global clocks ; 0 / 10 ( 0 % ) ; -; JTAGs ; 0 / 1 ( 0 % ) ; -; CRC blocks ; 0 / 1 ( 0 % ) ; -; ASMI blocks ; 0 / 1 ( 0 % ) ; -; Oscillator blocks ; 0 / 1 ( 0 % ) ; -; Impedance control blocks ; 0 / 4 ( 0 % ) ; -; Average interconnect usage (total/H/V) ; 0.0% / 0.1% / 0.0% ; -; Peak interconnect usage (total/H/V) ; 0.3% / 0.3% / 0.2% ; -; Maximum fan-out ; 4 ; -; Highest non-global fan-out ; 4 ; -; Total fan-out ; 33 ; -; Average fan-out ; 1.10 ; -+---------------------------------------------+---------------------+ -* Register count does not include registers inside RAM blocks or DSP blocks. - - - -+---------------------------------------------------------------------------------------------------+ -; Fitter Partition Statistics ; -+---------------------------------------------+--------------------+--------------------------------+ -; Statistic ; Top ; hard_block:auto_generated_inst ; -+---------------------------------------------+--------------------+--------------------------------+ -; Difficulty Clustering Region ; Low ; Low ; -; ; ; ; -; Total logic elements ; 4 / 6272 ( < 1 % ) ; 0 / 6272 ( 0 % ) ; -; -- Combinational with no register ; 4 ; 0 ; -; -- Register only ; 0 ; 0 ; -; -- Combinational with a register ; 0 ; 0 ; -; ; ; ; -; Logic element usage by number of LUT inputs ; ; ; -; -- 4 input functions ; 4 ; 0 ; -; -- 3 input functions ; 0 ; 0 ; -; -- <=2 input functions ; 0 ; 0 ; -; -- Register only ; 0 ; 0 ; -; ; ; ; -; Logic elements by mode ; ; ; -; -- normal mode ; 4 ; 0 ; -; -- arithmetic mode ; 0 ; 0 ; -; ; ; ; -; Total registers ; 0 ; 0 ; -; -- Dedicated logic registers ; 0 / 6272 ( 0 % ) ; 0 / 6272 ( 0 % ) ; -; -- I/O registers ; 0 ; 0 ; -; ; ; ; -; Total LABs: partially or completely used ; 1 / 392 ( < 1 % ) ; 0 / 392 ( 0 % ) ; -; ; ; ; -; Virtual pins ; 0 ; 0 ; -; I/O pins ; 8 ; 0 ; -; Embedded Multiplier 9-bit elements ; 0 / 30 ( 0 % ) ; 0 / 30 ( 0 % ) ; -; Total memory bits ; 0 ; 0 ; -; Total RAM block bits ; 0 ; 0 ; -; ; ; ; -; Connections ; ; ; -; -- Input Connections ; 0 ; 0 ; -; -- Registered Input Connections ; 0 ; 0 ; -; -- Output Connections ; 0 ; 0 ; -; -- Registered Output Connections ; 0 ; 0 ; -; ; ; ; -; Internal Connections ; ; ; -; -- Total Connections ; 28 ; 5 ; -; -- Registered Connections ; 0 ; 0 ; -; ; ; ; -; External Connections ; ; ; -; -- Top ; 0 ; 0 ; -; -- hard_block:auto_generated_inst ; 0 ; 0 ; -; ; ; ; -; Partition Interface ; ; ; -; -- Input Ports ; 4 ; 0 ; -; -- Output Ports ; 4 ; 0 ; -; -- Bidir Ports ; 0 ; 0 ; -; ; ; ; -; Registered Ports ; ; ; -; -- Registered Input Ports ; 0 ; 0 ; -; -- Registered Output Ports ; 0 ; 0 ; -; ; ; ; -; Port Connectivity ; ; ; -; -- Input Ports driven by GND ; 0 ; 0 ; -; -- Output Ports driven by GND ; 0 ; 0 ; -; -- Input Ports driven by VCC ; 0 ; 0 ; -; -- Output Ports driven by VCC ; 0 ; 0 ; -; -- Input Ports with no Source ; 0 ; 0 ; -; -- Output Ports with no Source ; 0 ; 0 ; -; -- Input Ports with no Fanout ; 0 ; 0 ; -; -- Output Ports with no Fanout ; 0 ; 0 ; -+---------------------------------------------+--------------------+--------------------------------+ - - -+---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Input Pins ; -+------+-------+----------+--------------+--------------+--------------+-----------------------+--------------------+--------+----------------+---------------+-----------------+----------+--------------+--------------+---------------------------+----------------------+-----------+ -; Name ; Pin # ; I/O Bank ; X coordinate ; Y coordinate ; Z coordinate ; Combinational Fan-Out ; Registered Fan-Out ; Global ; Input Register ; Power Up High ; PCI I/O Enabled ; Bus Hold ; Weak Pull Up ; I/O Standard ; Termination Control Block ; Location assigned by ; Slew Rate ; -+------+-------+----------+--------------+--------------+--------------+-----------------------+--------------------+--------+----------------+---------------+-----------------+----------+--------------+--------------+---------------------------+----------------------+-----------+ -; E0L ; 30 ; 2 ; 0 ; 8 ; 14 ; 4 ; 0 ; no ; no ; no ; yes ; no ; Off ; 2.5 V ; -- ; Fitter ; no ; -; E1 ; 24 ; 2 ; 0 ; 11 ; 14 ; 4 ; 0 ; no ; no ; no ; yes ; no ; Off ; 2.5 V ; -- ; Fitter ; no ; -; X0 ; 25 ; 2 ; 0 ; 11 ; 21 ; 4 ; 0 ; no ; no ; no ; yes ; no ; Off ; 2.5 V ; -- ; Fitter ; no ; -; X1 ; 31 ; 2 ; 0 ; 7 ; 0 ; 4 ; 0 ; no ; no ; no ; yes ; no ; Off ; 2.5 V ; -- ; Fitter ; no ; -+------+-------+----------+--------------+--------------+--------------+-----------------------+--------------------+--------+----------------+---------------+-----------------+----------+--------------+--------------+---------------------------+----------------------+-----------+ - - -+-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Output Pins ; -+------+-------+----------+--------------+--------------+--------------+-----------------+------------------------+---------------+-----------+-----------------+------------+---------------+----------+--------------+--------------+------------------+-----------------------------------+---------------------------+----------------------------+-----------------------------+----------------------+----------------------+---------------------+ -; Name ; Pin # ; I/O Bank ; X coordinate ; Y coordinate ; Z coordinate ; Output Register ; Output Enable Register ; Power Up High ; Slew Rate ; PCI I/O Enabled ; Open Drain ; TRI Primitive ; Bus Hold ; Weak Pull Up ; I/O Standard ; Current Strength ; Termination ; Termination Control Block ; Output Buffer Pre-emphasis ; Voltage Output Differential ; Location assigned by ; Output Enable Source ; Output Enable Group ; -+------+-------+----------+--------------+--------------+--------------+-----------------+------------------------+---------------+-----------+-----------------+------------+---------------+----------+--------------+--------------+------------------+-----------------------------------+---------------------------+----------------------------+-----------------------------+----------------------+----------------------+---------------------+ -; Y0 ; 34 ; 2 ; 0 ; 5 ; 14 ; no ; no ; no ; 2 ; no ; no ; no ; no ; Off ; 2.5 V ; Default ; Series 50 Ohm without Calibration ; -- ; no ; no ; Fitter ; - ; - ; -; Y1 ; 28 ; 2 ; 0 ; 9 ; 7 ; no ; no ; no ; 2 ; no ; no ; no ; no ; Off ; 2.5 V ; Default ; Series 50 Ohm without Calibration ; -- ; no ; no ; Fitter ; - ; - ; -; Y2 ; 32 ; 2 ; 0 ; 6 ; 14 ; no ; no ; no ; 2 ; no ; no ; no ; no ; Off ; 2.5 V ; Default ; Series 50 Ohm without Calibration ; -- ; no ; no ; Fitter ; - ; - ; -; Y3 ; 33 ; 2 ; 0 ; 6 ; 21 ; no ; no ; no ; 2 ; no ; no ; no ; no ; Off ; 2.5 V ; Default ; Series 50 Ohm without Calibration ; -- ; no ; no ; Fitter ; - ; - ; -+------+-------+----------+--------------+--------------+--------------+-----------------+------------------------+---------------+-----------+-----------------+------------+---------------+----------+--------------+--------------+------------------+-----------------------------------+---------------------------+----------------------------+-----------------------------+----------------------+----------------------+---------------------+ - - -+-------------------------------------------------------------------------------------------------------------------------+ -; Dual Purpose and Dedicated Pins ; -+----------+-----------------------------+--------------------------+-------------------------+---------------------------+ -; Location ; Pin Name ; Reserved As ; User Signal Name ; Pin Type ; -+----------+-----------------------------+--------------------------+-------------------------+---------------------------+ -; 6 ; DIFFIO_L1n, DATA1, ASDO ; As input tri-stated ; ~ALTERA_ASDO_DATA1~ ; Dual Purpose Pin ; -; 8 ; DIFFIO_L2p, FLASH_nCE, nCSO ; As input tri-stated ; ~ALTERA_FLASH_nCE_nCSO~ ; Dual Purpose Pin ; -; 9 ; nSTATUS ; - ; - ; Dedicated Programming Pin ; -; 12 ; DCLK ; As output driving ground ; ~ALTERA_DCLK~ ; Dual Purpose Pin ; -; 13 ; DATA0 ; As input tri-stated ; ~ALTERA_DATA0~ ; Dual Purpose Pin ; -; 14 ; nCONFIG ; - ; - ; Dedicated Programming Pin ; -; 21 ; nCE ; - ; - ; Dedicated Programming Pin ; -; 92 ; CONF_DONE ; - ; - ; Dedicated Programming Pin ; -; 94 ; MSEL0 ; - ; - ; Dedicated Programming Pin ; -; 96 ; MSEL1 ; - ; - ; Dedicated Programming Pin ; -; 97 ; MSEL2 ; - ; - ; Dedicated Programming Pin ; -; 97 ; MSEL3 ; - ; - ; Dedicated Programming Pin ; -; 101 ; DIFFIO_R3n, nCEO ; Use as programming pin ; ~ALTERA_nCEO~ ; Dual Purpose Pin ; -+----------+-----------------------------+--------------------------+-------------------------+---------------------------+ - - -+-----------------------------------------------------------+ -; I/O Bank Usage ; -+----------+-----------------+---------------+--------------+ -; I/O Bank ; Usage ; VCCIO Voltage ; VREF Voltage ; -+----------+-----------------+---------------+--------------+ -; 1 ; 4 / 11 ( 36 % ) ; 2.5V ; -- ; -; 2 ; 8 / 8 ( 100 % ) ; 2.5V ; -- ; -; 3 ; 0 / 11 ( 0 % ) ; 2.5V ; -- ; -; 4 ; 0 / 14 ( 0 % ) ; 2.5V ; -- ; -; 5 ; 0 / 13 ( 0 % ) ; 2.5V ; -- ; -; 6 ; 1 / 10 ( 10 % ) ; 2.5V ; -- ; -; 7 ; 0 / 13 ( 0 % ) ; 2.5V ; -- ; -; 8 ; 0 / 12 ( 0 % ) ; 2.5V ; -- ; -+----------+-----------------+---------------+--------------+ - - -+-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; All Package Pins ; -+----------+------------+----------+-----------------------------------------------------------+--------+--------------+---------+------------+-----------------+----------+--------------+ -; Location ; Pad Number ; I/O Bank ; Pin Name/Usage ; Dir. ; I/O Standard ; Voltage ; I/O Type ; User Assignment ; Bus Hold ; Weak Pull Up ; -+----------+------------+----------+-----------------------------------------------------------+--------+--------------+---------+------------+-----------------+----------+--------------+ -; 1 ; 0 ; 1 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 2 ; 1 ; 1 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 3 ; 2 ; 1 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 4 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 5 ; ; ; VCCINT ; power ; ; 1.2V ; -- ; ; -- ; -- ; -; 6 ; 5 ; 1 ; ~ALTERA_ASDO_DATA1~ / RESERVED_INPUT_WITH_WEAK_PULLUP ; input ; 2.5 V ; ; Row I/O ; N ; no ; On ; -; 7 ; 6 ; 1 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; -- ; -- ; -; 8 ; 7 ; 1 ; ~ALTERA_FLASH_nCE_nCSO~ / RESERVED_INPUT_WITH_WEAK_PULLUP ; input ; 2.5 V ; ; Row I/O ; N ; no ; On ; -; 9 ; 9 ; 1 ; ^nSTATUS ; ; ; ; -- ; ; -- ; -- ; -; 10 ; 13 ; 1 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 11 ; 14 ; 1 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 12 ; 15 ; 1 ; ~ALTERA_DCLK~ ; output ; 2.5 V ; ; Row I/O ; N ; no ; On ; -; 13 ; 16 ; 1 ; ~ALTERA_DATA0~ / RESERVED_INPUT_WITH_WEAK_PULLUP ; input ; 2.5 V ; ; Row I/O ; N ; no ; On ; -; 14 ; 17 ; 1 ; ^nCONFIG ; ; ; ; -- ; ; -- ; -- ; -; 15 ; 18 ; 1 ; #TDI ; input ; ; ; -- ; ; -- ; -- ; -; 16 ; 19 ; 1 ; #TCK ; input ; ; ; -- ; ; -- ; -- ; -; 17 ; ; 1 ; VCCIO1 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 18 ; 20 ; 1 ; #TMS ; input ; ; ; -- ; ; -- ; -- ; -; 19 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 20 ; 21 ; 1 ; #TDO ; output ; ; ; -- ; ; -- ; -- ; -; 21 ; 22 ; 1 ; ^nCE ; ; ; ; -- ; ; -- ; -- ; -; 22 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 23 ; 24 ; 1 ; GND+ ; ; ; ; Row I/O ; ; -- ; -- ; -; 24 ; 25 ; 2 ; E1 ; input ; 2.5 V ; ; Row I/O ; N ; no ; Off ; -; 25 ; 26 ; 2 ; X0 ; input ; 2.5 V ; ; Row I/O ; N ; no ; Off ; -; 26 ; ; 2 ; VCCIO2 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 27 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 28 ; 31 ; 2 ; Y1 ; output ; 2.5 V ; ; Row I/O ; N ; no ; Off ; -; 29 ; ; ; VCCINT ; power ; ; 1.2V ; -- ; ; -- ; -- ; -; 30 ; 34 ; 2 ; E0L ; input ; 2.5 V ; ; Row I/O ; N ; no ; Off ; -; 31 ; 36 ; 2 ; X1 ; input ; 2.5 V ; ; Row I/O ; N ; no ; Off ; -; 32 ; 39 ; 2 ; Y2 ; output ; 2.5 V ; ; Row I/O ; N ; no ; Off ; -; 33 ; 40 ; 2 ; Y3 ; output ; 2.5 V ; ; Row I/O ; N ; no ; Off ; -; 34 ; 41 ; 2 ; Y0 ; output ; 2.5 V ; ; Row I/O ; N ; no ; Off ; -; 35 ; ; -- ; VCCA1 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 36 ; ; ; GNDA1 ; gnd ; ; ; -- ; ; -- ; -- ; -; 37 ; ; ; VCCD_PLL1 ; power ; ; 1.2V ; -- ; ; -- ; -- ; -; 38 ; 45 ; 3 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 39 ; 46 ; 3 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 40 ; ; 3 ; VCCIO3 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 41 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 42 ; 52 ; 3 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 43 ; 53 ; 3 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 44 ; 54 ; 3 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 45 ; ; ; VCCINT ; power ; ; 1.2V ; -- ; ; -- ; -- ; -; 46 ; 58 ; 3 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; -- ; -- ; -; 47 ; ; 3 ; VCCIO3 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 48 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 49 ; 68 ; 3 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 50 ; 69 ; 3 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 51 ; 70 ; 3 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 52 ; 72 ; 3 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 53 ; 73 ; 3 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 54 ; 74 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 55 ; 75 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 56 ; ; 4 ; VCCIO4 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 57 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 58 ; 80 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 59 ; 83 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 60 ; 84 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 61 ; ; ; VCCINT ; power ; ; 1.2V ; -- ; ; -- ; -- ; -; 62 ; ; 4 ; VCCIO4 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 63 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 64 ; 89 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 65 ; 90 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; -- ; -- ; -; 66 ; 93 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 67 ; 94 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 68 ; 96 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 69 ; 97 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 70 ; 98 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 71 ; 99 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 72 ; 100 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 73 ; 102 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 74 ; 103 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 75 ; 104 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 76 ; 106 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 77 ; 107 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 78 ; ; ; VCCINT ; power ; ; 1.2V ; -- ; ; -- ; -- ; -; 79 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 80 ; 113 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; -- ; -- ; -; 81 ; ; 5 ; VCCIO5 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 82 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 83 ; 117 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 84 ; 118 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 85 ; 119 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 86 ; 120 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 87 ; 121 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 88 ; 125 ; 5 ; GND+ ; ; ; ; Row I/O ; ; -- ; -- ; -; 89 ; 126 ; 5 ; GND+ ; ; ; ; Row I/O ; ; -- ; -- ; -; 90 ; 127 ; 6 ; GND+ ; ; ; ; Row I/O ; ; -- ; -- ; -; 91 ; 128 ; 6 ; GND+ ; ; ; ; Row I/O ; ; -- ; -- ; -; 92 ; 129 ; 6 ; ^CONF_DONE ; ; ; ; -- ; ; -- ; -- ; -; 93 ; ; 6 ; VCCIO6 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 94 ; 130 ; 6 ; ^MSEL0 ; ; ; ; -- ; ; -- ; -- ; -; 95 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 96 ; 131 ; 6 ; ^MSEL1 ; ; ; ; -- ; ; -- ; -- ; -; 97 ; 132 ; 6 ; ^MSEL2 ; ; ; ; -- ; ; -- ; -- ; -; 97 ; 133 ; 6 ; ^MSEL3 ; ; ; ; -- ; ; -- ; -- ; -; 98 ; 136 ; 6 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 99 ; 137 ; 6 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 100 ; 138 ; 6 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 101 ; 139 ; 6 ; ~ALTERA_nCEO~ / RESERVED_OUTPUT_OPEN_DRAIN ; output ; 2.5 V ; ; Row I/O ; N ; no ; Off ; -; 102 ; ; ; VCCINT ; power ; ; 1.2V ; -- ; ; -- ; -- ; -; 103 ; 140 ; 6 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 104 ; 141 ; 6 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 105 ; 142 ; 6 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; -- ; -- ; -; 106 ; 146 ; 6 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 107 ; ; -- ; VCCA2 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 108 ; ; ; GNDA2 ; gnd ; ; ; -- ; ; -- ; -- ; -; 109 ; ; ; VCCD_PLL2 ; power ; ; 1.2V ; -- ; ; -- ; -- ; -; 110 ; 152 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 111 ; 154 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 112 ; 155 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 113 ; 156 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 114 ; 157 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 115 ; 158 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 116 ; ; ; VCCINT ; power ; ; 1.2V ; -- ; ; -- ; -- ; -; 117 ; ; 7 ; VCCIO7 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 118 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 119 ; 163 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; -- ; -- ; -; 120 ; 164 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 121 ; 165 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 122 ; ; 7 ; VCCIO7 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 123 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 124 ; 173 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 125 ; 174 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 126 ; 175 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 127 ; 176 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 128 ; 177 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 129 ; 178 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 130 ; ; 8 ; VCCIO8 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 131 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 132 ; 181 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 133 ; 182 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 134 ; ; ; VCCINT ; power ; ; 1.2V ; -- ; ; -- ; -- ; -; 135 ; 185 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 136 ; 187 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; -- ; -- ; -; 137 ; 190 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 138 ; 191 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 139 ; ; 8 ; VCCIO8 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 140 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 141 ; 195 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 142 ; 201 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 143 ; 202 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 144 ; 203 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; EPAD ; ; ; GND ; ; ; ; -- ; ; -- ; -- ; -+----------+------------+----------+-----------------------------------------------------------+--------+--------------+---------+------------+-----------------+----------+--------------+ -Note: Pin directions (input, output or bidir) are based on device operating in user mode. - - -+------------------------------------------+ -; I/O Assignment Warnings ; -+----------+-------------------------------+ -; Pin Name ; Reason ; -+----------+-------------------------------+ -; Y3 ; Incomplete set of assignments ; -; Y2 ; Incomplete set of assignments ; -; Y1 ; Incomplete set of assignments ; -; Y0 ; Incomplete set of assignments ; -; E1 ; Incomplete set of assignments ; -; X0 ; Incomplete set of assignments ; -; X1 ; Incomplete set of assignments ; -; E0L ; Incomplete set of assignments ; -; Y3 ; Missing location assignment ; -; Y2 ; Missing location assignment ; -; Y1 ; Missing location assignment ; -; Y0 ; Missing location assignment ; -; E1 ; Missing location assignment ; -; X0 ; Missing location assignment ; -; X1 ; Missing location assignment ; -; E0L ; Missing location assignment ; -+----------+-------------------------------+ - - -+-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Fitter Resource Utilization by Entity ; -+----------------------------+-------------+---------------------------+---------------+-------------+------+--------------+---------+-----------+------+--------------+--------------+-------------------+------------------+---------------------+-------------+--------------+ -; Compilation Hierarchy Node ; Logic Cells ; Dedicated Logic Registers ; I/O Registers ; Memory Bits ; M9Ks ; DSP Elements ; DSP 9x9 ; DSP 18x18 ; Pins ; Virtual Pins ; LUT-Only LCs ; Register-Only LCs ; LUT/Register LCs ; Full Hierarchy Name ; Entity Name ; Library Name ; -+----------------------------+-------------+---------------------------+---------------+-------------+------+--------------+---------+-----------+------+--------------+--------------+-------------------+------------------+---------------------+-------------+--------------+ -; |Dec2_4 ; 4 (4) ; 0 (0) ; 0 (0) ; 0 ; 0 ; 0 ; 0 ; 0 ; 8 ; 0 ; 4 (4) ; 0 (0) ; 0 (0) ; |Dec2_4 ; Dec2_4 ; work ; -+----------------------------+-------------+---------------------------+---------------+-------------+------+--------------+---------+-----------+------+--------------+--------------+-------------------+------------------+---------------------+-------------+--------------+ -Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy. - - -+--------------------------------------------------------------------------------------+ -; Delay Chain Summary ; -+------+----------+---------------+---------------+-----------------------+-----+------+ -; Name ; Pin Type ; Pad to Core 0 ; Pad to Core 1 ; Pad to Input Register ; TCO ; TCOE ; -+------+----------+---------------+---------------+-----------------------+-----+------+ -; Y3 ; Output ; -- ; -- ; -- ; -- ; -- ; -; Y2 ; Output ; -- ; -- ; -- ; -- ; -- ; -; Y1 ; Output ; -- ; -- ; -- ; -- ; -- ; -; Y0 ; Output ; -- ; -- ; -- ; -- ; -- ; -; E1 ; Input ; (0) 0 ps ; -- ; -- ; -- ; -- ; -; X0 ; Input ; (0) 0 ps ; -- ; -- ; -- ; -- ; -; X1 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; -; E0L ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; -+------+----------+---------------+---------------+-----------------------+-----+------+ - - -+---------------------------------------------------+ -; Pad To Core Delay Chain Fanout ; -+---------------------+-------------------+---------+ -; Source Pin / Fanout ; Pad To Core Index ; Setting ; -+---------------------+-------------------+---------+ -; E1 ; ; ; -; X0 ; ; ; -; X1 ; ; ; -; - inst ; 0 ; 6 ; -; - inst1 ; 0 ; 6 ; -; - inst3 ; 0 ; 6 ; -; - inst2 ; 0 ; 6 ; -; E0L ; ; ; -; - inst ; 0 ; 6 ; -; - inst1 ; 0 ; 6 ; -; - inst3 ; 0 ; 6 ; -; - inst2 ; 0 ; 6 ; -+---------------------+-------------------+---------+ - - -+----------------------------------------------+ -; Routing Usage Summary ; -+-----------------------+----------------------+ -; Routing Resource Type ; Usage ; -+-----------------------+----------------------+ -; Block interconnects ; 8 / 32,401 ( < 1 % ) ; -; C16 interconnects ; 0 / 1,326 ( 0 % ) ; -; C4 interconnects ; 7 / 21,816 ( < 1 % ) ; -; Direct links ; 0 / 32,401 ( 0 % ) ; -; Global clocks ; 0 / 10 ( 0 % ) ; -; Local interconnects ; 0 / 10,320 ( 0 % ) ; -; R24 interconnects ; 4 / 1,289 ( < 1 % ) ; -; R4 interconnects ; 8 / 28,186 ( < 1 % ) ; -+-----------------------+----------------------+ - - -+--------------------------------------------------------------------------+ -; LAB Logic Elements ; -+--------------------------------------------+-----------------------------+ -; Number of Logic Elements (Average = 4.00) ; Number of LABs (Total = 1) ; -+--------------------------------------------+-----------------------------+ -; 1 ; 0 ; -; 2 ; 0 ; -; 3 ; 0 ; -; 4 ; 1 ; -; 5 ; 0 ; -; 6 ; 0 ; -; 7 ; 0 ; -; 8 ; 0 ; -; 9 ; 0 ; -; 10 ; 0 ; -; 11 ; 0 ; -; 12 ; 0 ; -; 13 ; 0 ; -; 14 ; 0 ; -; 15 ; 0 ; -; 16 ; 0 ; -+--------------------------------------------+-----------------------------+ - - -+---------------------------------------------------------------------------+ -; LAB Signals Sourced ; -+---------------------------------------------+-----------------------------+ -; Number of Signals Sourced (Average = 4.00) ; Number of LABs (Total = 1) ; -+---------------------------------------------+-----------------------------+ -; 0 ; 0 ; -; 1 ; 0 ; -; 2 ; 0 ; -; 3 ; 0 ; -; 4 ; 1 ; -+---------------------------------------------+-----------------------------+ - - -+-------------------------------------------------------------------------------+ -; LAB Signals Sourced Out ; -+-------------------------------------------------+-----------------------------+ -; Number of Signals Sourced Out (Average = 4.00) ; Number of LABs (Total = 1) ; -+-------------------------------------------------+-----------------------------+ -; 0 ; 0 ; -; 1 ; 0 ; -; 2 ; 0 ; -; 3 ; 0 ; -; 4 ; 1 ; -+-------------------------------------------------+-----------------------------+ - - -+---------------------------------------------------------------------------+ -; LAB Distinct Inputs ; -+---------------------------------------------+-----------------------------+ -; Number of Distinct Inputs (Average = 4.00) ; Number of LABs (Total = 1) ; -+---------------------------------------------+-----------------------------+ -; 0 ; 0 ; -; 1 ; 0 ; -; 2 ; 0 ; -; 3 ; 0 ; -; 4 ; 1 ; -+---------------------------------------------+-----------------------------+ - - -+------------------------------------------+ -; I/O Rules Summary ; -+----------------------------------+-------+ -; I/O Rules Statistic ; Total ; -+----------------------------------+-------+ -; Total I/O Rules ; 30 ; -; Number of I/O Rules Passed ; 9 ; -; Number of I/O Rules Failed ; 0 ; -; Number of I/O Rules Unchecked ; 0 ; -; Number of I/O Rules Inapplicable ; 21 ; -+----------------------------------+-------+ - - -+-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; I/O Rules Details ; -+--------------+-----------+-----------------------------------+------------------------------------------------------------------------------------------------------+----------+--------------------------------------------------------------------------+---------------------+-------------------+ -; Status ; ID ; Category ; Rule Description ; Severity ; Information ; Area ; Extra Information ; -+--------------+-----------+-----------------------------------+------------------------------------------------------------------------------------------------------+----------+--------------------------------------------------------------------------+---------------------+-------------------+ -; Inapplicable ; IO_000002 ; Capacity Checks ; Number of clocks in an I/O bank should not exceed the number of clocks available. ; Critical ; No Global Signal assignments found. ; I/O ; ; -; Inapplicable ; IO_000001 ; Capacity Checks ; Number of pins in an I/O bank should not exceed the number of locations available. ; Critical ; No Location assignments found. ; I/O ; ; -; Inapplicable ; IO_000003 ; Capacity Checks ; Number of pins in a Vrefgroup should not exceed the number of locations available. ; Critical ; No Location assignments found. ; I/O ; ; -; Inapplicable ; IO_000004 ; Voltage Compatibility Checks ; The I/O bank should support the requested VCCIO. ; Critical ; No IOBANK_VCCIO assignments found. ; I/O ; ; -; Inapplicable ; IO_000005 ; Voltage Compatibility Checks ; The I/O bank should not have competing VREF values. ; Critical ; No VREF I/O Standard assignments found. ; I/O ; ; -; Pass ; IO_000006 ; Voltage Compatibility Checks ; The I/O bank should not have competing VCCIO values. ; Critical ; 0 such failures found. ; I/O ; ; -; Inapplicable ; IO_000007 ; Valid Location Checks ; Checks for unavailable locations. ; Critical ; No Location assignments found. ; I/O ; ; -; Inapplicable ; IO_000008 ; Valid Location Checks ; Checks for reserved locations. ; Critical ; No reserved LogicLock region found. ; I/O ; ; -; Inapplicable ; IO_000047 ; I/O Properties Checks for One I/O ; On Chip Termination and Slew Rate should not be used at the same time. ; Critical ; No Slew Rate assignments found. ; I/O ; ; -; Inapplicable ; IO_000046 ; I/O Properties Checks for One I/O ; The location should support the requested Slew Rate value. ; Critical ; No Slew Rate assignments found. ; I/O ; ; -; Inapplicable ; IO_000045 ; I/O Properties Checks for One I/O ; The I/O standard should support the requested Slew Rate value. ; Critical ; No Slew Rate assignments found. ; I/O ; ; -; Inapplicable ; IO_000027 ; I/O Properties Checks for One I/O ; Weak Pull Up and Bus Hold should not be used at the same time. ; Critical ; No Enable Bus-Hold Circuitry or Weak Pull-Up Resistor assignments found. ; I/O ; ; -; Inapplicable ; IO_000026 ; I/O Properties Checks for One I/O ; On Chip Termination and Current Strength should not be used at the same time. ; Critical ; No Current Strength assignments found. ; I/O ; ; -; Pass ; IO_000024 ; I/O Properties Checks for One I/O ; The I/O direction should support the On Chip Termination value. ; Critical ; 0 such failures found. ; I/O ; ; -; Inapplicable ; IO_000023 ; I/O Properties Checks for One I/O ; The I/O standard should support the Open Drain value. ; Critical ; No open drain assignments found. ; I/O ; ; -; Inapplicable ; IO_000022 ; I/O Properties Checks for One I/O ; The I/O standard should support the requested Bus Hold value. ; Critical ; No Enable Bus-Hold Circuitry assignments found. ; I/O ; ; -; Inapplicable ; IO_000021 ; I/O Properties Checks for One I/O ; The I/O standard should support the requested Weak Pull Up value. ; Critical ; No Weak Pull-Up Resistor assignments found. ; I/O ; ; -; Pass ; IO_000020 ; I/O Properties Checks for One I/O ; The I/O standard should support the requested PCI Clamp Diode. ; Critical ; 0 such failures found. ; I/O ; ; -; Pass ; IO_000019 ; I/O Properties Checks for One I/O ; The I/O standard should support the requested On Chip Termination value. ; Critical ; 0 such failures found. ; I/O ; ; -; Inapplicable ; IO_000018 ; I/O Properties Checks for One I/O ; The I/O standard should support the requested Current Strength. ; Critical ; No Current Strength assignments found. ; I/O ; ; -; Pass ; IO_000015 ; I/O Properties Checks for One I/O ; The location should support the requested PCI Clamp Diode. ; Critical ; 0 such failures found. ; I/O ; ; -; Inapplicable ; IO_000014 ; I/O Properties Checks for One I/O ; The location should support the requested Weak Pull Up value. ; Critical ; No Weak Pull-Up Resistor assignments found. ; I/O ; ; -; Inapplicable ; IO_000013 ; I/O Properties Checks for One I/O ; The location should support the requested Bus Hold value. ; Critical ; No Enable Bus-Hold Circuitry assignments found. ; I/O ; ; -; Pass ; IO_000012 ; I/O Properties Checks for One I/O ; The location should support the requested On Chip Termination value. ; Critical ; 0 such failures found. ; I/O ; ; -; Inapplicable ; IO_000011 ; I/O Properties Checks for One I/O ; The location should support the requested Current Strength. ; Critical ; No Current Strength assignments found. ; I/O ; ; -; Pass ; IO_000010 ; I/O Properties Checks for One I/O ; The location should support the requested I/O direction. ; Critical ; 0 such failures found. ; I/O ; ; -; Pass ; IO_000009 ; I/O Properties Checks for One I/O ; The location should support the requested I/O standard. ; Critical ; 0 such failures found. ; I/O ; ; -; Pass ; IO_000033 ; Electromigration Checks ; Current density for consecutive I/Os should not exceed 240mA for row I/Os and 240mA for column I/Os. ; Critical ; 0 such failures found. ; I/O ; ; -; Inapplicable ; IO_000034 ; SI Related Distance Checks ; Single-ended outputs should be 5 LAB row(s) away from a differential I/O. ; High ; No Differential I/O Standard assignments found. ; I/O ; ; -; Inapplicable ; IO_000042 ; SI Related SSO Limit Checks ; No more than 20 outputs are allowed in a VREF group when VREF is being read from. ; High ; No VREF I/O Standard assignments found. ; I/O ; ; -; ---- ; ---- ; Disclaimer ; OCT rules are checked but not reported. ; None ; ---- ; On Chip Termination ; ; -+--------------+-----------+-----------------------------------+------------------------------------------------------------------------------------------------------+----------+--------------------------------------------------------------------------+---------------------+-------------------+ - - -+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; I/O Rules Matrix ; -+--------------------+--------------+--------------+--------------+--------------+--------------+-----------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+-----------+-----------+-----------+--------------+--------------+ -; Pin/Rules ; IO_000002 ; IO_000001 ; IO_000003 ; IO_000004 ; IO_000005 ; IO_000006 ; IO_000007 ; IO_000008 ; IO_000047 ; IO_000046 ; IO_000045 ; IO_000027 ; IO_000026 ; IO_000024 ; IO_000023 ; IO_000022 ; IO_000021 ; IO_000020 ; IO_000019 ; IO_000018 ; IO_000015 ; IO_000014 ; IO_000013 ; IO_000012 ; IO_000011 ; IO_000010 ; IO_000009 ; IO_000033 ; IO_000034 ; IO_000042 ; -+--------------------+--------------+--------------+--------------+--------------+--------------+-----------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+-----------+-----------+-----------+--------------+--------------+ -; Total Pass ; 0 ; 0 ; 0 ; 0 ; 0 ; 8 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 4 ; 0 ; 0 ; 0 ; 4 ; 4 ; 0 ; 4 ; 0 ; 0 ; 4 ; 0 ; 8 ; 8 ; 8 ; 0 ; 0 ; -; Total Unchecked ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; -; Total Inapplicable ; 8 ; 8 ; 8 ; 8 ; 8 ; 0 ; 8 ; 8 ; 8 ; 8 ; 8 ; 8 ; 8 ; 4 ; 8 ; 8 ; 8 ; 4 ; 4 ; 8 ; 4 ; 8 ; 8 ; 4 ; 8 ; 0 ; 0 ; 0 ; 8 ; 8 ; -; Total Fail ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; -; Y3 ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; -; Y2 ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; -; Y1 ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; -; Y0 ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; -; E1 ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; -; X0 ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; -; X1 ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; -; E0L ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; -+--------------------+--------------+--------------+--------------+--------------+--------------+-----------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+-----------+-----------+-----------+--------------+--------------+ - - -+---------------------------------------------------------------------------------------------+ -; Fitter Device Options ; -+------------------------------------------------------------------+--------------------------+ -; Option ; Setting ; -+------------------------------------------------------------------+--------------------------+ -; Enable user-supplied start-up clock (CLKUSR) ; Off ; -; Enable device-wide reset (DEV_CLRn) ; Off ; -; Enable device-wide output enable (DEV_OE) ; Off ; -; Enable INIT_DONE output ; Off ; -; Configuration scheme ; Active Serial ; -; Error detection CRC ; Off ; -; Enable open drain on CRC_ERROR pin ; Off ; -; Enable input tri-state on active configuration pins in user mode ; Off ; -; Configuration Voltage Level ; Auto ; -; Force Configuration Voltage Level ; Off ; -; nCEO ; As output driving ground ; -; Data[0] ; As input tri-stated ; -; Data[1]/ASDO ; As input tri-stated ; -; Data[7..2] ; Unreserved ; -; FLASH_nCE/nCSO ; As input tri-stated ; -; Other Active Parallel pins ; Unreserved ; -; DCLK ; As output driving ground ; -+------------------------------------------------------------------+--------------------------+ - - -+------------------------------------+ -; Operating Settings and Conditions ; -+---------------------------+--------+ -; Setting ; Value ; -+---------------------------+--------+ -; Nominal Core Voltage ; 1.20 V ; -; Low Junction Temperature ; 0 °C ; -; High Junction Temperature ; 85 °C ; -+---------------------------+--------+ - - -+-----------------+ -; Fitter Messages ; -+-----------------+ -Warning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance. -Info (20030): Parallel compilation is enabled and will use 4 of the 4 processors detected -Info (119004): Automatically selected device EP4CE6E22C6 for design DecoderDemo -Info (21076): High junction temperature operating condition is not set. Assuming a default value of '85'. -Info (21076): Low junction temperature operating condition is not set. Assuming a default value of '0'. -Info (171003): Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time -Warning (292013): Feature LogicLock is only available with a valid subscription license. You can purchase a software subscription to gain full access to this feature. -Info (176444): Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices - Info (176445): Device EP4CE10E22C6 is compatible - Info (176445): Device EP4CE15E22C6 is compatible - Info (176445): Device EP4CE22E22C6 is compatible -Info (169124): Fitter converted 5 user pins into dedicated programming pins - Info (169125): Pin ~ALTERA_ASDO_DATA1~ is reserved at location 6 - Info (169125): Pin ~ALTERA_FLASH_nCE_nCSO~ is reserved at location 8 - Info (169125): Pin ~ALTERA_DCLK~ is reserved at location 12 - Info (169125): Pin ~ALTERA_DATA0~ is reserved at location 13 - Info (169125): Pin ~ALTERA_nCEO~ is reserved at location 101 -Warning (15714): Some pins have incomplete I/O assignments. Refer to the I/O Assignment Warnings report for details -Critical Warning (169085): No exact pin location assignment(s) for 8 pins of 8 total pins. For the list of pins please refer to the I/O Assignment Warnings table in the fitter report. -Critical Warning (332012): Synopsys Design Constraints File file not found: 'DecoderDemo.sdc'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design. -Info (332144): No user constrained base clocks found in the design -Info (332096): The command derive_clocks did not find any clocks to derive. No clocks were created or changed. -Warning (332068): No clocks defined in design. -Info (332143): No user constrained clock uncertainty found in the design. Calling "derive_clock_uncertainty" -Info (332154): The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers. -Info (332130): Timing requirements not specified -- quality metrics such as performance may be sacrificed to reduce compilation time. -Info (176233): Starting register packing -Info (176235): Finished register packing - Extra Info (176219): No registers were packed into other blocks -Info (176214): Statistics of I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement - Info (176211): Number of I/O pins in group: 8 (unused VREF, 2.5V VCCIO, 4 input, 4 output, 0 bidirectional) - Info (176212): I/O standards used: 2.5 V. -Info (176215): I/O bank details before I/O pin placement - Info (176214): Statistics of I/O banks - Info (176213): I/O bank number 1 does not use VREF pins and has undetermined VCCIO pins. 4 total pin(s) used -- 7 pins available - Info (176213): I/O bank number 2 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 8 pins available - Info (176213): I/O bank number 3 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 11 pins available - Info (176213): I/O bank number 4 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 14 pins available - Info (176213): I/O bank number 5 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 13 pins available - Info (176213): I/O bank number 6 does not use VREF pins and has undetermined VCCIO pins. 1 total pin(s) used -- 9 pins available - Info (176213): I/O bank number 7 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 13 pins available - Info (176213): I/O bank number 8 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 12 pins available -Info (171121): Fitter preparation operations ending: elapsed time is 00:00:00 -Info (14896): Fitter has disabled Advanced Physical Optimization because it is not supported for the current family. -Info (170189): Fitter placement preparation operations beginning -Info (170190): Fitter placement preparation operations ending: elapsed time is 00:00:00 -Info (170191): Fitter placement operations beginning -Info (170137): Fitter placement was successful -Info (170192): Fitter placement operations ending: elapsed time is 00:00:00 -Info (170193): Fitter routing operations beginning -Info (170195): Router estimated average interconnect usage is 0% of the available device resources - Info (170196): Router estimated peak interconnect usage is 0% of the available device resources in the region that extends from location X0_Y0 to location X10_Y11 -Info (170199): The Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time. - Info (170201): Optimizations that may affect the design's routability were skipped - Info (170200): Optimizations that may affect the design's timing were skipped -Info (170194): Fitter routing operations ending: elapsed time is 00:00:00 -Info (11888): Total time spent on timing analysis during the Fitter is 0.01 seconds. -Info (334003): Started post-fitting delay annotation -Info (334004): Delay annotation completed successfully -Info (334003): Started post-fitting delay annotation -Info (334004): Delay annotation completed successfully -Info (11218): Fitter post-fit operations ending: elapsed time is 00:00:00 -Info (144001): Generated suppressed messages file /home/tiagorg/repos/DecoderDemo/output_files/DecoderDemo.fit.smsg -Info: Quartus Prime Fitter was successful. 0 errors, 6 warnings - Info: Peak virtual memory: 942 megabytes - Info: Processing ended: Mon Nov 14 21:56:49 2022 - Info: Elapsed time: 00:00:03 - Info: Total CPU time (on all processors): 00:00:02 - - -+----------------------------+ -; Fitter Suppressed Messages ; -+----------------------------+ -The suppressed messages can be found in /home/tiagorg/repos/DecoderDemo/output_files/DecoderDemo.fit.smsg. - - diff --git a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.fit.smsg b/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.fit.smsg deleted file mode 100644 index 7121cbb..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.fit.smsg +++ /dev/null @@ -1,8 +0,0 @@ -Extra Info (176273): Performing register packing on registers with non-logic cell location assignments -Extra Info (176274): Completed register packing on registers with non-logic cell location assignments -Extra Info (176236): Started Fast Input/Output/OE register processing -Extra Info (176237): Finished Fast Input/Output/OE register processing -Extra Info (176238): Start inferring scan chains for DSP blocks -Extra Info (176239): Inferring scan chains for DSP blocks is complete -Extra Info (176248): Moving registers into I/O cells, Multiplier Blocks, and RAM blocks to improve timing and density -Extra Info (176249): Finished moving registers into I/O cells, Multiplier Blocks, and RAM blocks diff --git a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.fit.summary b/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.fit.summary deleted file mode 100644 index 730c2b4..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.fit.summary +++ /dev/null @@ -1,16 +0,0 @@ -Fitter Status : Successful - Mon Nov 14 21:56:48 2022 -Quartus Prime Version : 20.1.1 Build 720 11/11/2020 SJ Lite Edition -Revision Name : DecoderDemo -Top-level Entity Name : Dec2_4 -Family : Cyclone IV E -Device : EP4CE6E22C6 -Timing Models : Final -Total logic elements : 4 / 6,272 ( < 1 % ) - Total combinational functions : 4 / 6,272 ( < 1 % ) - Dedicated logic registers : 0 / 6,272 ( 0 % ) -Total registers : 0 -Total pins : 8 / 92 ( 9 % ) -Total virtual pins : 0 -Total memory bits : 0 / 276,480 ( 0 % ) -Embedded Multiplier 9-bit elements : 0 / 30 ( 0 % ) -Total PLLs : 0 / 2 ( 0 % ) diff --git a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.flow.rpt b/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.flow.rpt deleted file mode 100644 index c7349fa..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.flow.rpt +++ /dev/null @@ -1,132 +0,0 @@ -Flow report for DecoderDemo -Mon Nov 14 21:56:51 2022 -Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - - ---------------------- -; Table of Contents ; ---------------------- - 1. Legal Notice - 2. Flow Summary - 3. Flow Settings - 4. Flow Non-Default Global Settings - 5. Flow Elapsed Time - 6. Flow OS Summary - 7. Flow Log - 8. Flow Messages - 9. Flow Suppressed Messages - - - ----------------- -; Legal Notice ; ----------------- -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. - - - -+----------------------------------------------------------------------------------+ -; Flow Summary ; -+------------------------------------+---------------------------------------------+ -; Flow Status ; Successful - Mon Nov 14 21:56:51 2022 ; -; Quartus Prime Version ; 20.1.1 Build 720 11/11/2020 SJ Lite Edition ; -; Revision Name ; DecoderDemo ; -; Top-level Entity Name ; Dec2_4 ; -; Family ; Cyclone IV E ; -; Total logic elements ; 4 / 6,272 ( < 1 % ) ; -; Total combinational functions ; 4 / 6,272 ( < 1 % ) ; -; Dedicated logic registers ; 0 / 6,272 ( 0 % ) ; -; Total registers ; 0 ; -; Total pins ; 8 / 92 ( 9 % ) ; -; Total virtual pins ; 0 ; -; Total memory bits ; 0 / 276,480 ( 0 % ) ; -; Embedded Multiplier 9-bit elements ; 0 / 30 ( 0 % ) ; -; Total PLLs ; 0 / 2 ( 0 % ) ; -; Device ; EP4CE6E22C6 ; -; Timing Models ; Final ; -+------------------------------------+---------------------------------------------+ - - -+-----------------------------------------+ -; Flow Settings ; -+-------------------+---------------------+ -; Option ; Setting ; -+-------------------+---------------------+ -; Start date & time ; 11/14/2022 21:56:41 ; -; Main task ; Compilation ; -; Revision Name ; DecoderDemo ; -+-------------------+---------------------+ - - -+------------------------------------------------------------------------------------------------------------------------------------------------+ -; Flow Non-Default Global Settings ; -+-------------------------------------+----------------------------------------+---------------+-------------+-----------------------------------+ -; Assignment Name ; Value ; Default Value ; Entity Name ; Section Id ; -+-------------------------------------+----------------------------------------+---------------+-------------+-----------------------------------+ -; COMPILER_SIGNATURE_ID ; 198516037997543.166846300130887 ; -- ; -- ; -- ; -; EDA_GENERATE_FUNCTIONAL_NETLIST ; Off ; -- ; -- ; eda_board_design_timing ; -; EDA_GENERATE_FUNCTIONAL_NETLIST ; Off ; -- ; -- ; eda_board_design_boundary_scan ; -; EDA_GENERATE_FUNCTIONAL_NETLIST ; Off ; -- ; -- ; eda_board_design_signal_integrity ; -; EDA_GENERATE_FUNCTIONAL_NETLIST ; Off ; -- ; -- ; eda_board_design_symbol ; -; EDA_OUTPUT_DATA_FORMAT ; Vhdl ; -- ; -- ; eda_simulation ; -; EDA_SIMULATION_TOOL ; ModelSim-Altera (VHDL) ; ; -- ; -- ; -; EDA_TIME_SCALE ; 1 ps ; -- ; -- ; eda_simulation ; -; PARTITION_COLOR ; -- (Not supported for targeted family) ; -- ; Dec2_4 ; Top ; -; PARTITION_FITTER_PRESERVATION_LEVEL ; -- (Not supported for targeted family) ; -- ; Dec2_4 ; Top ; -; PARTITION_NETLIST_TYPE ; -- (Not supported for targeted family) ; -- ; Dec2_4 ; Top ; -; PROJECT_OUTPUT_DIRECTORY ; output_files ; -- ; -- ; -- ; -; TOP_LEVEL_ENTITY ; Dec2_4 ; DecoderDemo ; -- ; -- ; -+-------------------------------------+----------------------------------------+---------------+-------------+-----------------------------------+ - - -+--------------------------------------------------------------------------------------------------------------------------+ -; Flow Elapsed Time ; -+----------------------+--------------+-------------------------+---------------------+------------------------------------+ -; Module Name ; Elapsed Time ; Average Processors Used ; Peak Virtual Memory ; Total CPU Time (on all processors) ; -+----------------------+--------------+-------------------------+---------------------+------------------------------------+ -; Analysis & Synthesis ; 00:00:05 ; 1.0 ; 395 MB ; 00:00:13 ; -; Fitter ; 00:00:02 ; 1.0 ; 942 MB ; 00:00:02 ; -; Assembler ; 00:00:00 ; 1.0 ; 352 MB ; 00:00:00 ; -; Timing Analyzer ; 00:00:00 ; 1.0 ; 465 MB ; 00:00:01 ; -; EDA Netlist Writer ; 00:00:00 ; 1.0 ; 600 MB ; 00:00:00 ; -; Total ; 00:00:07 ; -- ; -- ; 00:00:16 ; -+----------------------+--------------+-------------------------+---------------------+------------------------------------+ - - -+----------------------------------------------------------------------------------------+ -; Flow OS Summary ; -+----------------------+------------------+----------------+------------+----------------+ -; Module Name ; Machine Hostname ; OS Name ; OS Version ; Processor type ; -+----------------------+------------------+----------------+------------+----------------+ -; Analysis & Synthesis ; rendlaptop ; Ubuntu 22.04.1 ; 22 ; x86_64 ; -; Fitter ; rendlaptop ; Ubuntu 22.04.1 ; 22 ; x86_64 ; -; Assembler ; rendlaptop ; Ubuntu 22.04.1 ; 22 ; x86_64 ; -; Timing Analyzer ; rendlaptop ; Ubuntu 22.04.1 ; 22 ; x86_64 ; -; EDA Netlist Writer ; rendlaptop ; Ubuntu 22.04.1 ; 22 ; x86_64 ; -+----------------------+------------------+----------------+------------+----------------+ - - ------------- -; Flow Log ; ------------- -quartus_map --read_settings_files=on --write_settings_files=off DecoderDemo -c DecoderDemo -quartus_fit --read_settings_files=off --write_settings_files=off DecoderDemo -c DecoderDemo -quartus_asm --read_settings_files=off --write_settings_files=off DecoderDemo -c DecoderDemo -quartus_sta DecoderDemo -c DecoderDemo -quartus_eda --read_settings_files=off --write_settings_files=off DecoderDemo -c DecoderDemo - - - diff --git a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.jdi b/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.jdi deleted file mode 100644 index 6d0170e..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.jdi +++ /dev/null @@ -1,8 +0,0 @@ - - - - - - - - diff --git a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.map.rpt b/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.map.rpt deleted file mode 100644 index d2b34fc..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.map.rpt +++ /dev/null @@ -1,280 +0,0 @@ -Analysis & Synthesis report for DecoderDemo -Mon Nov 14 21:56:46 2022 -Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - - ---------------------- -; Table of Contents ; ---------------------- - 1. Legal Notice - 2. Analysis & Synthesis Summary - 3. Analysis & Synthesis Settings - 4. Parallel Compilation - 5. Analysis & Synthesis Source Files Read - 6. Analysis & Synthesis Resource Usage Summary - 7. Analysis & Synthesis Resource Utilization by Entity - 8. General Register Statistics - 9. Post-Synthesis Netlist Statistics for Top Partition - 10. Elapsed Time Per Partition - 11. Analysis & Synthesis Messages - - - ----------------- -; Legal Notice ; ----------------- -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. - - - -+----------------------------------------------------------------------------------+ -; Analysis & Synthesis Summary ; -+------------------------------------+---------------------------------------------+ -; Analysis & Synthesis Status ; Successful - Mon Nov 14 21:56:46 2022 ; -; Quartus Prime Version ; 20.1.1 Build 720 11/11/2020 SJ Lite Edition ; -; Revision Name ; DecoderDemo ; -; Top-level Entity Name ; Dec2_4 ; -; Family ; Cyclone IV E ; -; Total logic elements ; 4 ; -; Total combinational functions ; 4 ; -; Dedicated logic registers ; 0 ; -; Total registers ; 0 ; -; Total pins ; 8 ; -; Total virtual pins ; 0 ; -; Total memory bits ; 0 ; -; Embedded Multiplier 9-bit elements ; 0 ; -; Total PLLs ; 0 ; -+------------------------------------+---------------------------------------------+ - - -+------------------------------------------------------------------------------------------------------------+ -; Analysis & Synthesis Settings ; -+------------------------------------------------------------------+--------------------+--------------------+ -; Option ; Setting ; Default Value ; -+------------------------------------------------------------------+--------------------+--------------------+ -; Top-level entity name ; Dec2_4 ; DecoderDemo ; -; Family name ; Cyclone IV E ; Cyclone V ; -; Use smart compilation ; Off ; Off ; -; Enable parallel Assembler and Timing Analyzer during compilation ; On ; On ; -; Enable compact report table ; Off ; Off ; -; Restructure Multiplexers ; Auto ; Auto ; -; Create Debugging Nodes for IP Cores ; Off ; Off ; -; Preserve fewer node names ; On ; On ; -; Intel FPGA IP Evaluation Mode ; Enable ; Enable ; -; Verilog Version ; Verilog_2001 ; Verilog_2001 ; -; VHDL Version ; VHDL_1993 ; VHDL_1993 ; -; State Machine Processing ; Auto ; Auto ; -; Safe State Machine ; Off ; Off ; -; Extract Verilog State Machines ; On ; On ; -; Extract VHDL State Machines ; On ; On ; -; Ignore Verilog initial constructs ; Off ; Off ; -; Iteration limit for constant Verilog loops ; 5000 ; 5000 ; -; Iteration limit for non-constant Verilog loops ; 250 ; 250 ; -; Add Pass-Through Logic to Inferred RAMs ; On ; On ; -; Infer RAMs from Raw Logic ; On ; On ; -; Parallel Synthesis ; On ; On ; -; DSP Block Balancing ; Auto ; Auto ; -; NOT Gate Push-Back ; On ; On ; -; Power-Up Don't Care ; On ; On ; -; Remove Redundant Logic Cells ; Off ; Off ; -; Remove Duplicate Registers ; On ; On ; -; Ignore CARRY Buffers ; Off ; Off ; -; Ignore CASCADE Buffers ; Off ; Off ; -; Ignore GLOBAL Buffers ; Off ; Off ; -; Ignore ROW GLOBAL Buffers ; Off ; Off ; -; Ignore LCELL Buffers ; Off ; Off ; -; Ignore SOFT Buffers ; On ; On ; -; Limit AHDL Integers to 32 Bits ; Off ; Off ; -; Optimization Technique ; Balanced ; Balanced ; -; Carry Chain Length ; 70 ; 70 ; -; Auto Carry Chains ; On ; On ; -; Auto Open-Drain Pins ; On ; On ; -; Perform WYSIWYG Primitive Resynthesis ; Off ; Off ; -; Auto ROM Replacement ; On ; On ; -; Auto RAM Replacement ; On ; On ; -; Auto DSP Block Replacement ; On ; On ; -; Auto Shift Register Replacement ; Auto ; Auto ; -; Allow Shift Register Merging across Hierarchies ; Auto ; Auto ; -; Auto Clock Enable Replacement ; On ; On ; -; Strict RAM Replacement ; Off ; Off ; -; Allow Synchronous Control Signals ; On ; On ; -; Force Use of Synchronous Clear Signals ; Off ; Off ; -; Auto RAM Block Balancing ; On ; On ; -; Auto RAM to Logic Cell Conversion ; Off ; Off ; -; Auto Resource Sharing ; Off ; Off ; -; Allow Any RAM Size For Recognition ; Off ; Off ; -; Allow Any ROM Size For Recognition ; Off ; Off ; -; Allow Any Shift Register Size For Recognition ; Off ; Off ; -; Use LogicLock Constraints during Resource Balancing ; On ; On ; -; Ignore translate_off and synthesis_off directives ; Off ; Off ; -; Timing-Driven Synthesis ; On ; On ; -; Report Parameter Settings ; On ; On ; -; Report Source Assignments ; On ; On ; -; Report Connectivity Checks ; On ; On ; -; Ignore Maximum Fan-Out Assignments ; Off ; Off ; -; Synchronization Register Chain Length ; 2 ; 2 ; -; Power Optimization During Synthesis ; Normal compilation ; Normal compilation ; -; HDL message level ; Level2 ; Level2 ; -; Suppress Register Optimization Related Messages ; Off ; Off ; -; Number of Removed Registers Reported in Synthesis Report ; 5000 ; 5000 ; -; Number of Swept Nodes Reported in Synthesis Report ; 5000 ; 5000 ; -; Number of Inverted Registers Reported in Synthesis Report ; 100 ; 100 ; -; Clock MUX Protection ; On ; On ; -; Auto Gated Clock Conversion ; Off ; Off ; -; Block Design Naming ; Auto ; Auto ; -; SDC constraint protection ; Off ; Off ; -; Synthesis Effort ; Auto ; Auto ; -; Shift Register Replacement - Allow Asynchronous Clear Signal ; On ; On ; -; Pre-Mapping Resynthesis Optimization ; Off ; Off ; -; Analysis & Synthesis Message Level ; Medium ; Medium ; -; Disable Register Merging Across Hierarchies ; Auto ; Auto ; -; Resource Aware Inference For Block RAM ; On ; On ; -+------------------------------------------------------------------+--------------------+--------------------+ - - -+------------------------------------------+ -; Parallel Compilation ; -+----------------------------+-------------+ -; Processors ; Number ; -+----------------------------+-------------+ -; Number detected on machine ; 8 ; -; Maximum allowed ; 4 ; -; ; ; -; Average used ; 1.00 ; -; Maximum used ; 1 ; -; ; ; -; Usage by Processor ; % Time Used ; -; Processor 1 ; 100.0% ; -+----------------------------+-------------+ - - -+------------------------------------------------------------------------------------------------------------------------------------------------+ -; Analysis & Synthesis Source Files Read ; -+----------------------------------+-----------------+------------------------------------+--------------------------------------------+---------+ -; File Name with User-Entered Path ; Used in Netlist ; File Type ; File Name with Absolute Path ; Library ; -+----------------------------------+-----------------+------------------------------------+--------------------------------------------+---------+ -; Dec2_4.bdf ; yes ; User Block Diagram/Schematic File ; /home/tiagorg/repos/DecoderDemo/Dec2_4.bdf ; ; -+----------------------------------+-----------------+------------------------------------+--------------------------------------------+---------+ - - -+--------------------------------------------------------+ -; Analysis & Synthesis Resource Usage Summary ; -+---------------------------------------------+----------+ -; Resource ; Usage ; -+---------------------------------------------+----------+ -; Estimated Total logic elements ; 4 ; -; ; ; -; Total combinational functions ; 4 ; -; Logic element usage by number of LUT inputs ; ; -; -- 4 input functions ; 4 ; -; -- 3 input functions ; 0 ; -; -- <=2 input functions ; 0 ; -; ; ; -; Logic elements by mode ; ; -; -- normal mode ; 4 ; -; -- arithmetic mode ; 0 ; -; ; ; -; Total registers ; 0 ; -; -- Dedicated logic registers ; 0 ; -; -- I/O registers ; 0 ; -; ; ; -; I/O pins ; 8 ; -; ; ; -; Embedded Multiplier 9-bit elements ; 0 ; -; ; ; -; Maximum fan-out node ; E1~input ; -; Maximum fan-out ; 4 ; -; Total fan-out ; 28 ; -; Average fan-out ; 1.40 ; -+---------------------------------------------+----------+ - - -+----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Analysis & Synthesis Resource Utilization by Entity ; -+----------------------------+---------------------+---------------------------+-------------+--------------+---------+-----------+------+--------------+---------------------+-------------+--------------+ -; Compilation Hierarchy Node ; Combinational ALUTs ; Dedicated Logic Registers ; Memory Bits ; DSP Elements ; DSP 9x9 ; DSP 18x18 ; Pins ; Virtual Pins ; Full Hierarchy Name ; Entity Name ; Library Name ; -+----------------------------+---------------------+---------------------------+-------------+--------------+---------+-----------+------+--------------+---------------------+-------------+--------------+ -; |Dec2_4 ; 4 (4) ; 0 (0) ; 0 ; 0 ; 0 ; 0 ; 8 ; 0 ; |Dec2_4 ; Dec2_4 ; work ; -+----------------------------+---------------------+---------------------------+-------------+--------------+---------+-----------+------+--------------+---------------------+-------------+--------------+ -Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy. - - -+------------------------------------------------------+ -; General Register Statistics ; -+----------------------------------------------+-------+ -; Statistic ; Value ; -+----------------------------------------------+-------+ -; Total registers ; 0 ; -; Number of registers using Synchronous Clear ; 0 ; -; Number of registers using Synchronous Load ; 0 ; -; Number of registers using Asynchronous Clear ; 0 ; -; Number of registers using Asynchronous Load ; 0 ; -; Number of registers using Clock Enable ; 0 ; -; Number of registers using Preset ; 0 ; -+----------------------------------------------+-------+ - - -+-----------------------------------------------------+ -; Post-Synthesis Netlist Statistics for Top Partition ; -+-----------------------+-----------------------------+ -; Type ; Count ; -+-----------------------+-----------------------------+ -; boundary_port ; 8 ; -; cycloneiii_lcell_comb ; 4 ; -; normal ; 4 ; -; 4 data inputs ; 4 ; -; ; ; -; Max LUT depth ; 1.00 ; -; Average LUT depth ; 1.00 ; -+-----------------------+-----------------------------+ - - -+-------------------------------+ -; Elapsed Time Per Partition ; -+----------------+--------------+ -; Partition Name ; Elapsed Time ; -+----------------+--------------+ -; Top ; 00:00:00 ; -+----------------+--------------+ - - -+-------------------------------+ -; Analysis & Synthesis Messages ; -+-------------------------------+ -Info: ******************************************************************* -Info: Running Quartus Prime Analysis & Synthesis - Info: Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - Info: Processing started: Mon Nov 14 21:56:41 2022 -Info: Command: quartus_map --read_settings_files=on --write_settings_files=off DecoderDemo -c DecoderDemo -Warning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance. -Info (20030): Parallel compilation is enabled and will use 4 of the 4 processors detected -Info (12021): Found 1 design units, including 1 entities, in source file Dec2_4.bdf - Info (12023): Found entity 1: Dec2_4 -Info (12127): Elaborating entity "Dec2_4" for the top level hierarchy -Info (286030): Timing-Driven Synthesis is running -Info (16010): Generating hard_block partition "hard_block:auto_generated_inst" - Info (16011): Adding 0 node(s), including 0 DDIO, 0 PLL, 0 transceiver and 0 LCELL -Info (21057): Implemented 12 device resources after synthesis - the final resource count might be different - Info (21058): Implemented 4 input pins - Info (21059): Implemented 4 output pins - Info (21061): Implemented 4 logic cells -Info: Quartus Prime Analysis & Synthesis was successful. 0 errors, 1 warning - Info: Peak virtual memory: 402 megabytes - Info: Processing ended: Mon Nov 14 21:56:46 2022 - Info: Elapsed time: 00:00:05 - Info: Total CPU time (on all processors): 00:00:13 - - diff --git a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.map.summary b/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.map.summary deleted file mode 100644 index 19dd9b6..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.map.summary +++ /dev/null @@ -1,14 +0,0 @@ -Analysis & Synthesis Status : Successful - Mon Nov 14 21:56:46 2022 -Quartus Prime Version : 20.1.1 Build 720 11/11/2020 SJ Lite Edition -Revision Name : DecoderDemo -Top-level Entity Name : Dec2_4 -Family : Cyclone IV E -Total logic elements : 4 - Total combinational functions : 4 - Dedicated logic registers : 0 -Total registers : 0 -Total pins : 8 -Total virtual pins : 0 -Total memory bits : 0 -Embedded Multiplier 9-bit elements : 0 -Total PLLs : 0 diff --git a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.pin b/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.pin deleted file mode 100644 index b9de1a5..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.pin +++ /dev/null @@ -1,216 +0,0 @@ - -- Copyright (C) 2020 Intel Corporation. All rights reserved. - -- Your use of Intel Corporation's design tools, logic functions - -- and other software and tools, and any partner logic - -- functions, and any output files from any of the foregoing - -- (including device programming or simulation files), and any - -- associated documentation or information are expressly subject - -- to the terms and conditions of the Intel Program License - -- Subscription Agreement, the Intel Quartus Prime License Agreement, - -- the Intel FPGA IP License Agreement, or other applicable license - -- agreement, including, without limitation, that your use is for - -- the sole purpose of programming logic devices manufactured by - -- Intel and sold by Intel or its authorized distributors. Please - -- refer to the applicable agreement for further details, at - -- https://fpgasoftware.intel.com/eula. - -- - -- This is a Quartus Prime output file. It is for reporting purposes only, and is - -- not intended for use as a Quartus Prime input file. This file cannot be used - -- to make Quartus Prime pin assignments - for instructions on how to make pin - -- assignments, please see Quartus Prime help. - --------------------------------------------------------------------------------- - - - - --------------------------------------------------------------------------------- - -- NC : No Connect. This pin has no internal connection to the device. - -- DNU : Do Not Use. This pin MUST NOT be connected. - -- VCCINT : Dedicated power pin, which MUST be connected to VCC (1.2V). - -- VCCIO : Dedicated power pin, which MUST be connected to VCC - -- of its bank. - -- Bank 1: 2.5V - -- Bank 2: 2.5V - -- Bank 3: 2.5V - -- Bank 4: 2.5V - -- Bank 5: 2.5V - -- Bank 6: 2.5V - -- Bank 7: 2.5V - -- Bank 8: 2.5V - -- GND : Dedicated ground pin. Dedicated GND pins MUST be connected to GND. - -- It can also be used to report unused dedicated pins. The connection - -- on the board for unused dedicated pins depends on whether this will - -- be used in a future design. One example is device migration. When - -- using device migration, refer to the device pin-tables. If it is a - -- GND pin in the pin table or if it will not be used in a future design - -- for another purpose the it MUST be connected to GND. If it is an unused - -- dedicated pin, then it can be connected to a valid signal on the board - -- (low, high, or toggling) if that signal is required for a different - -- revision of the design. - -- GND+ : Unused input pin. It can also be used to report unused dual-purpose pins. - -- This pin should be connected to GND. It may also be connected to a - -- valid signal on the board (low, high, or toggling) if that signal - -- is required for a different revision of the design. - -- GND* : Unused I/O pin. Connect each pin marked GND* directly to GND - -- or leave it unconnected. - -- RESERVED : Unused I/O pin, which MUST be left unconnected. - -- RESERVED_INPUT : Pin is tri-stated and should be connected to the board. - -- RESERVED_INPUT_WITH_WEAK_PULLUP : Pin is tri-stated with internal weak pull-up resistor. - -- RESERVED_INPUT_WITH_BUS_HOLD : Pin is tri-stated with bus-hold circuitry. - -- RESERVED_OUTPUT_DRIVEN_HIGH : Pin is output driven high. - --------------------------------------------------------------------------------- - - - - --------------------------------------------------------------------------------- - -- Pin directions (input, output or bidir) are based on device operating in user mode. - --------------------------------------------------------------------------------- - -Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition -CHIP "DecoderDemo" ASSIGNED TO AN: EP4CE6E22C6 - -Pin Name/Usage : Location : Dir. : I/O Standard : Voltage : I/O Bank : User Assignment -------------------------------------------------------------------------------------------------------------- -RESERVED_INPUT_WITH_WEAK_PULLUP : 1 : : : : 1 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 2 : : : : 1 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 3 : : : : 1 : -GND : 4 : gnd : : : : -VCCINT : 5 : power : : 1.2V : : -~ALTERA_ASDO_DATA1~ / RESERVED_INPUT_WITH_WEAK_PULLUP : 6 : input : 2.5 V : : 1 : N -RESERVED_INPUT_WITH_WEAK_PULLUP : 7 : : : : 1 : -~ALTERA_FLASH_nCE_nCSO~ / RESERVED_INPUT_WITH_WEAK_PULLUP : 8 : input : 2.5 V : : 1 : N -nSTATUS : 9 : : : : 1 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 10 : : : : 1 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 11 : : : : 1 : -~ALTERA_DCLK~ : 12 : output : 2.5 V : : 1 : N -~ALTERA_DATA0~ / RESERVED_INPUT_WITH_WEAK_PULLUP : 13 : input : 2.5 V : : 1 : N -nCONFIG : 14 : : : : 1 : -TDI : 15 : input : : : 1 : -TCK : 16 : input : : : 1 : -VCCIO1 : 17 : power : : 2.5V : 1 : -TMS : 18 : input : : : 1 : -GND : 19 : gnd : : : : -TDO : 20 : output : : : 1 : -nCE : 21 : : : : 1 : -GND : 22 : gnd : : : : -GND+ : 23 : : : : 1 : -E1 : 24 : input : 2.5 V : : 2 : N -X0 : 25 : input : 2.5 V : : 2 : N -VCCIO2 : 26 : power : : 2.5V : 2 : -GND : 27 : gnd : : : : -Y1 : 28 : output : 2.5 V : : 2 : N -VCCINT : 29 : power : : 1.2V : : -E0L : 30 : input : 2.5 V : : 2 : N -X1 : 31 : input : 2.5 V : : 2 : N -Y2 : 32 : output : 2.5 V : : 2 : N -Y3 : 33 : output : 2.5 V : : 2 : N -Y0 : 34 : output : 2.5 V : : 2 : N -VCCA1 : 35 : power : : 2.5V : : -GNDA1 : 36 : gnd : : : : -VCCD_PLL1 : 37 : power : : 1.2V : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 38 : : : : 3 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 39 : : : : 3 : -VCCIO3 : 40 : power : : 2.5V : 3 : -GND : 41 : gnd : : : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 42 : : : : 3 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 43 : : : : 3 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 44 : : : : 3 : -VCCINT : 45 : power : : 1.2V : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 46 : : : : 3 : -VCCIO3 : 47 : power : : 2.5V : 3 : -GND : 48 : gnd : : : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 49 : : : : 3 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 50 : : : : 3 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 51 : : : : 3 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 52 : : : : 3 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 53 : : : : 3 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 54 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 55 : : : : 4 : -VCCIO4 : 56 : power : : 2.5V : 4 : -GND : 57 : gnd : : : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 58 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 59 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 60 : : : : 4 : -VCCINT : 61 : power : : 1.2V : : -VCCIO4 : 62 : power : : 2.5V : 4 : -GND : 63 : gnd : : : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 64 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 65 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 66 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 67 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 68 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 69 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 70 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 71 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 72 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 73 : : : : 5 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 74 : : : : 5 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 75 : : : : 5 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 76 : : : : 5 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 77 : : : : 5 : -VCCINT : 78 : power : : 1.2V : : -GND : 79 : gnd : : : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 80 : : : : 5 : -VCCIO5 : 81 : power : : 2.5V : 5 : -GND : 82 : gnd : : : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 83 : : : : 5 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 84 : : : : 5 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 85 : : : : 5 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 86 : : : : 5 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 87 : : : : 5 : -GND+ : 88 : : : : 5 : -GND+ : 89 : : : : 5 : -GND+ : 90 : : : : 6 : -GND+ : 91 : : : : 6 : -CONF_DONE : 92 : : : : 6 : -VCCIO6 : 93 : power : : 2.5V : 6 : -MSEL0 : 94 : : : : 6 : -GND : 95 : gnd : : : : -MSEL1 : 96 : : : : 6 : -MSEL2 : 97 : : : : 6 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 98 : : : : 6 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 99 : : : : 6 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 100 : : : : 6 : -~ALTERA_nCEO~ / RESERVED_OUTPUT_OPEN_DRAIN : 101 : output : 2.5 V : : 6 : N -VCCINT : 102 : power : : 1.2V : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 103 : : : : 6 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 104 : : : : 6 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 105 : : : : 6 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 106 : : : : 6 : -VCCA2 : 107 : power : : 2.5V : : -GNDA2 : 108 : gnd : : : : -VCCD_PLL2 : 109 : power : : 1.2V : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 110 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 111 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 112 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 113 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 114 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 115 : : : : 7 : -VCCINT : 116 : power : : 1.2V : : -VCCIO7 : 117 : power : : 2.5V : 7 : -GND : 118 : gnd : : : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 119 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 120 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 121 : : : : 7 : -VCCIO7 : 122 : power : : 2.5V : 7 : -GND : 123 : gnd : : : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 124 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 125 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 126 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 127 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 128 : : : : 8 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 129 : : : : 8 : -VCCIO8 : 130 : power : : 2.5V : 8 : -GND : 131 : gnd : : : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 132 : : : : 8 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 133 : : : : 8 : -VCCINT : 134 : power : : 1.2V : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 135 : : : : 8 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 136 : : : : 8 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 137 : : : : 8 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 138 : : : : 8 : -VCCIO8 : 139 : power : : 2.5V : 8 : -GND : 140 : gnd : : : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 141 : : : : 8 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 142 : : : : 8 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 143 : : : : 8 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 144 : : : : 8 : -GND : EPAD : : : : : diff --git a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.sld b/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.sld deleted file mode 100644 index f7d3ed7..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.sld +++ /dev/null @@ -1 +0,0 @@ - diff --git a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.sof b/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.sof deleted file mode 100644 index f0a1ec8..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.sof and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.sta.rpt b/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.sta.rpt deleted file mode 100644 index 6448284..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.sta.rpt +++ /dev/null @@ -1,455 +0,0 @@ -Timing Analyzer report for DecoderDemo -Mon Nov 14 21:56:50 2022 -Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - - ---------------------- -; Table of Contents ; ---------------------- - 1. Legal Notice - 2. Timing Analyzer Summary - 3. Parallel Compilation - 4. Clocks - 5. Slow 1200mV 85C Model Fmax Summary - 6. Timing Closure Recommendations - 7. Slow 1200mV 85C Model Setup Summary - 8. Slow 1200mV 85C Model Hold Summary - 9. Slow 1200mV 85C Model Recovery Summary - 10. Slow 1200mV 85C Model Removal Summary - 11. Slow 1200mV 85C Model Minimum Pulse Width Summary - 12. Slow 1200mV 85C Model Metastability Summary - 13. Slow 1200mV 0C Model Fmax Summary - 14. Slow 1200mV 0C Model Setup Summary - 15. Slow 1200mV 0C Model Hold Summary - 16. Slow 1200mV 0C Model Recovery Summary - 17. Slow 1200mV 0C Model Removal Summary - 18. Slow 1200mV 0C Model Minimum Pulse Width Summary - 19. Slow 1200mV 0C Model Metastability Summary - 20. Fast 1200mV 0C Model Setup Summary - 21. Fast 1200mV 0C Model Hold Summary - 22. Fast 1200mV 0C Model Recovery Summary - 23. Fast 1200mV 0C Model Removal Summary - 24. Fast 1200mV 0C Model Minimum Pulse Width Summary - 25. Fast 1200mV 0C Model Metastability Summary - 26. Multicorner Timing Analysis Summary - 27. Board Trace Model Assignments - 28. Input Transition Times - 29. Signal Integrity Metrics (Slow 1200mv 0c Model) - 30. Signal Integrity Metrics (Slow 1200mv 85c Model) - 31. Signal Integrity Metrics (Fast 1200mv 0c Model) - 32. Clock Transfers - 33. Report TCCS - 34. Report RSKM - 35. Unconstrained Paths Summary - 36. Unconstrained Input Ports - 37. Unconstrained Output Ports - 38. Unconstrained Input Ports - 39. Unconstrained Output Ports - 40. Timing Analyzer Messages - - - ----------------- -; Legal Notice ; ----------------- -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. - - - -+-----------------------------------------------------------------------------+ -; Timing Analyzer Summary ; -+-----------------------+-----------------------------------------------------+ -; Quartus Prime Version ; Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition ; -; Timing Analyzer ; Legacy Timing Analyzer ; -; Revision Name ; DecoderDemo ; -; Device Family ; Cyclone IV E ; -; Device Name ; EP4CE6E22C6 ; -; Timing Models ; Final ; -; Delay Model ; Combined ; -; Rise/Fall Delays ; Enabled ; -+-----------------------+-----------------------------------------------------+ - - -+------------------------------------------+ -; Parallel Compilation ; -+----------------------------+-------------+ -; Processors ; Number ; -+----------------------------+-------------+ -; Number detected on machine ; 8 ; -; Maximum allowed ; 4 ; -; ; ; -; Average used ; 1.00 ; -; Maximum used ; 4 ; -; ; ; -; Usage by Processor ; % Time Used ; -; Processor 1 ; 100.0% ; -; Processors 2-4 ; 0.1% ; -+----------------------------+-------------+ - - ----------- -; Clocks ; ----------- -No clocks to report. - - --------------------------------------- -; Slow 1200mV 85C Model Fmax Summary ; --------------------------------------- -No paths to report. - - ----------------------------------- -; Timing Closure Recommendations ; ----------------------------------- -HTML report is unavailable in plain text report export. - - ---------------------------------------- -; Slow 1200mV 85C Model Setup Summary ; ---------------------------------------- -No paths to report. - - --------------------------------------- -; Slow 1200mV 85C Model Hold Summary ; --------------------------------------- -No paths to report. - - ------------------------------------------- -; Slow 1200mV 85C Model Recovery Summary ; ------------------------------------------- -No paths to report. - - ------------------------------------------ -; Slow 1200mV 85C Model Removal Summary ; ------------------------------------------ -No paths to report. - - ------------------------------------------------------ -; Slow 1200mV 85C Model Minimum Pulse Width Summary ; ------------------------------------------------------ -No paths to report. - - ------------------------------------------------ -; Slow 1200mV 85C Model Metastability Summary ; ------------------------------------------------ -No synchronizer chains to report. - - -------------------------------------- -; Slow 1200mV 0C Model Fmax Summary ; -------------------------------------- -No paths to report. - - --------------------------------------- -; Slow 1200mV 0C Model Setup Summary ; --------------------------------------- -No paths to report. - - -------------------------------------- -; Slow 1200mV 0C Model Hold Summary ; -------------------------------------- -No paths to report. - - ------------------------------------------ -; Slow 1200mV 0C Model Recovery Summary ; ------------------------------------------ -No paths to report. - - ----------------------------------------- -; Slow 1200mV 0C Model Removal Summary ; ----------------------------------------- -No paths to report. - - ----------------------------------------------------- -; Slow 1200mV 0C Model Minimum Pulse Width Summary ; ----------------------------------------------------- -No paths to report. - - ----------------------------------------------- -; Slow 1200mV 0C Model Metastability Summary ; ----------------------------------------------- -No synchronizer chains to report. - - --------------------------------------- -; Fast 1200mV 0C Model Setup Summary ; --------------------------------------- -No paths to report. - - -------------------------------------- -; Fast 1200mV 0C Model Hold Summary ; -------------------------------------- -No paths to report. - - ------------------------------------------ -; Fast 1200mV 0C Model Recovery Summary ; ------------------------------------------ -No paths to report. - - ----------------------------------------- -; Fast 1200mV 0C Model Removal Summary ; ----------------------------------------- -No paths to report. - - ----------------------------------------------------- -; Fast 1200mV 0C Model Minimum Pulse Width Summary ; ----------------------------------------------------- -No paths to report. - - ----------------------------------------------- -; Fast 1200mV 0C Model Metastability Summary ; ----------------------------------------------- -No synchronizer chains to report. - - -+----------------------------------------------------------------------------+ -; Multicorner Timing Analysis Summary ; -+------------------+-------+------+----------+---------+---------------------+ -; Clock ; Setup ; Hold ; Recovery ; Removal ; Minimum Pulse Width ; -+------------------+-------+------+----------+---------+---------------------+ -; Worst-case Slack ; N/A ; N/A ; N/A ; N/A ; N/A ; -; Design-wide TNS ; 0.0 ; 0.0 ; 0.0 ; 0.0 ; 0.0 ; -+------------------+-------+------+----------+---------+---------------------+ - - -+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Board Trace Model Assignments ; -+---------------+--------------+-------------------+-------------------------+-------------------------+---------------+---------------------+----------------+------------------+--------+------------------+------------------------+------------------------+--------------+---------------+-----------------+-------+---------------------+--------------------+---------------+-----------------+-------------+ -; Pin ; I/O Standard ; Near Tline Length ; Near Tline L per Length ; Near Tline C per Length ; Near Series R ; Near Differential R ; Near Pull-up R ; Near Pull-down R ; Near C ; Far Tline Length ; Far Tline L per Length ; Far Tline C per Length ; Far Series R ; Far Pull-up R ; Far Pull-down R ; Far C ; Termination Voltage ; Far Differential R ; EBD File Name ; EBD Signal Name ; EBD Far-end ; -+---------------+--------------+-------------------+-------------------------+-------------------------+---------------+---------------------+----------------+------------------+--------+------------------+------------------------+------------------------+--------------+---------------+-----------------+-------+---------------------+--------------------+---------------+-----------------+-------------+ -; Y3 ; 2.5 V ; 0 in ; 0 H/in ; 0 F/in ; short ; - ; open ; open ; open ; 0 in ; 0 H/in ; 0 F/in ; short ; open ; open ; open ; 0 V ; - ; n/a ; n/a ; n/a ; -; Y2 ; 2.5 V ; 0 in ; 0 H/in ; 0 F/in ; short ; - ; open ; open ; open ; 0 in ; 0 H/in ; 0 F/in ; short ; open ; open ; open ; 0 V ; - ; n/a ; n/a ; n/a ; -; Y1 ; 2.5 V ; 0 in ; 0 H/in ; 0 F/in ; short ; - ; open ; open ; open ; 0 in ; 0 H/in ; 0 F/in ; short ; open ; open ; open ; 0 V ; - ; n/a ; n/a ; n/a ; -; Y0 ; 2.5 V ; 0 in ; 0 H/in ; 0 F/in ; short ; - ; open ; open ; open ; 0 in ; 0 H/in ; 0 F/in ; short ; open ; open ; open ; 0 V ; - ; n/a ; n/a ; n/a ; -; ~ALTERA_DCLK~ ; 2.5 V ; 0 in ; 0 H/in ; 0 F/in ; short ; - ; open ; open ; open ; 0 in ; 0 H/in ; 0 F/in ; short ; open ; open ; open ; 0 V ; - ; n/a ; n/a ; n/a ; -; ~ALTERA_nCEO~ ; 2.5 V ; 0 in ; 0 H/in ; 0 F/in ; short ; - ; open ; open ; open ; 0 in ; 0 H/in ; 0 F/in ; short ; open ; open ; open ; 0 V ; - ; n/a ; n/a ; n/a ; -+---------------+--------------+-------------------+-------------------------+-------------------------+---------------+---------------------+----------------+------------------+--------+------------------+------------------------+------------------------+--------------+---------------+-----------------+-------+---------------------+--------------------+---------------+-----------------+-------------+ - - -+----------------------------------------------------------------------------+ -; Input Transition Times ; -+-------------------------+--------------+-----------------+-----------------+ -; Pin ; I/O Standard ; 10-90 Rise Time ; 90-10 Fall Time ; -+-------------------------+--------------+-----------------+-----------------+ -; E1 ; 2.5 V ; 2000 ps ; 2000 ps ; -; X0 ; 2.5 V ; 2000 ps ; 2000 ps ; -; X1 ; 2.5 V ; 2000 ps ; 2000 ps ; -; E0L ; 2.5 V ; 2000 ps ; 2000 ps ; -; ~ALTERA_ASDO_DATA1~ ; 2.5 V ; 2000 ps ; 2000 ps ; -; ~ALTERA_FLASH_nCE_nCSO~ ; 2.5 V ; 2000 ps ; 2000 ps ; -; ~ALTERA_DATA0~ ; 2.5 V ; 2000 ps ; 2000 ps ; -+-------------------------+--------------+-----------------+-----------------+ - - -+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Signal Integrity Metrics (Slow 1200mv 0c Model) ; -+---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ -; Pin ; I/O Standard ; Board Delay on Rise ; Board Delay on Fall ; Steady State Voh at FPGA Pin ; Steady State Vol at FPGA Pin ; Voh Max at FPGA Pin ; Vol Min at FPGA Pin ; Ringback Voltage on Rise at FPGA Pin ; Ringback Voltage on Fall at FPGA Pin ; 10-90 Rise Time at FPGA Pin ; 90-10 Fall Time at FPGA Pin ; Monotonic Rise at FPGA Pin ; Monotonic Fall at FPGA Pin ; Steady State Voh at Far-end ; Steady State Vol at Far-end ; Voh Max at Far-end ; Vol Min at Far-end ; Ringback Voltage on Rise at Far-end ; Ringback Voltage on Fall at Far-end ; 10-90 Rise Time at Far-end ; 90-10 Fall Time at Far-end ; Monotonic Rise at Far-end ; Monotonic Fall at Far-end ; -+---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ -; Y3 ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 4.44e-09 V ; 2.39 V ; -0.0265 V ; 0.2 V ; 0.033 V ; 2.94e-10 s ; 3.12e-10 s ; Yes ; Yes ; 2.32 V ; 4.44e-09 V ; 2.39 V ; -0.0265 V ; 0.2 V ; 0.033 V ; 2.94e-10 s ; 3.12e-10 s ; Yes ; Yes ; -; Y2 ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 4.44e-09 V ; 2.39 V ; -0.0265 V ; 0.2 V ; 0.033 V ; 2.94e-10 s ; 3.12e-10 s ; Yes ; Yes ; 2.32 V ; 4.44e-09 V ; 2.39 V ; -0.0265 V ; 0.2 V ; 0.033 V ; 2.94e-10 s ; 3.12e-10 s ; Yes ; Yes ; -; Y1 ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 4.44e-09 V ; 2.38 V ; -0.0145 V ; 0.169 V ; 0.026 V ; 4.83e-10 s ; 4.71e-10 s ; Yes ; Yes ; 2.32 V ; 4.44e-09 V ; 2.38 V ; -0.0145 V ; 0.169 V ; 0.026 V ; 4.83e-10 s ; 4.71e-10 s ; Yes ; Yes ; -; Y0 ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 4.44e-09 V ; 2.39 V ; -0.0265 V ; 0.2 V ; 0.033 V ; 2.94e-10 s ; 3.12e-10 s ; Yes ; Yes ; 2.32 V ; 4.44e-09 V ; 2.39 V ; -0.0265 V ; 0.2 V ; 0.033 V ; 2.94e-10 s ; 3.12e-10 s ; Yes ; Yes ; -; ~ALTERA_DCLK~ ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 3.45e-09 V ; 2.38 V ; -0.0609 V ; 0.148 V ; 0.095 V ; 2.82e-10 s ; 2.59e-10 s ; Yes ; Yes ; 2.32 V ; 3.45e-09 V ; 2.38 V ; -0.0609 V ; 0.148 V ; 0.095 V ; 2.82e-10 s ; 2.59e-10 s ; Yes ; Yes ; -; ~ALTERA_nCEO~ ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 5.61e-09 V ; 2.38 V ; -0.00274 V ; 0.141 V ; 0.006 V ; 4.7e-10 s ; 6.02e-10 s ; Yes ; Yes ; 2.32 V ; 5.61e-09 V ; 2.38 V ; -0.00274 V ; 0.141 V ; 0.006 V ; 4.7e-10 s ; 6.02e-10 s ; Yes ; Yes ; -+---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ - - -+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Signal Integrity Metrics (Slow 1200mv 85c Model) ; -+---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ -; Pin ; I/O Standard ; Board Delay on Rise ; Board Delay on Fall ; Steady State Voh at FPGA Pin ; Steady State Vol at FPGA Pin ; Voh Max at FPGA Pin ; Vol Min at FPGA Pin ; Ringback Voltage on Rise at FPGA Pin ; Ringback Voltage on Fall at FPGA Pin ; 10-90 Rise Time at FPGA Pin ; 90-10 Fall Time at FPGA Pin ; Monotonic Rise at FPGA Pin ; Monotonic Fall at FPGA Pin ; Steady State Voh at Far-end ; Steady State Vol at Far-end ; Voh Max at Far-end ; Vol Min at Far-end ; Ringback Voltage on Rise at Far-end ; Ringback Voltage on Fall at Far-end ; 10-90 Rise Time at Far-end ; 90-10 Fall Time at Far-end ; Monotonic Rise at Far-end ; Monotonic Fall at Far-end ; -+---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ -; Y3 ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 7.16e-07 V ; 2.36 V ; -0.00476 V ; 0.096 V ; 0.013 V ; 4.39e-10 s ; 4.15e-10 s ; Yes ; Yes ; 2.32 V ; 7.16e-07 V ; 2.36 V ; -0.00476 V ; 0.096 V ; 0.013 V ; 4.39e-10 s ; 4.15e-10 s ; Yes ; Yes ; -; Y2 ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 7.16e-07 V ; 2.36 V ; -0.00476 V ; 0.096 V ; 0.013 V ; 4.39e-10 s ; 4.15e-10 s ; Yes ; Yes ; 2.32 V ; 7.16e-07 V ; 2.36 V ; -0.00476 V ; 0.096 V ; 0.013 V ; 4.39e-10 s ; 4.15e-10 s ; Yes ; Yes ; -; Y1 ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 7.16e-07 V ; 2.35 V ; -0.00832 V ; 0.101 V ; 0.024 V ; 6.39e-10 s ; 6e-10 s ; Yes ; Yes ; 2.32 V ; 7.16e-07 V ; 2.35 V ; -0.00832 V ; 0.101 V ; 0.024 V ; 6.39e-10 s ; 6e-10 s ; Yes ; Yes ; -; Y0 ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 7.16e-07 V ; 2.36 V ; -0.00476 V ; 0.096 V ; 0.013 V ; 4.39e-10 s ; 4.15e-10 s ; Yes ; Yes ; 2.32 V ; 7.16e-07 V ; 2.36 V ; -0.00476 V ; 0.096 V ; 0.013 V ; 4.39e-10 s ; 4.15e-10 s ; Yes ; Yes ; -; ~ALTERA_DCLK~ ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 5.74e-07 V ; 2.36 V ; -0.0201 V ; 0.072 V ; 0.033 V ; 4.04e-10 s ; 3.29e-10 s ; Yes ; Yes ; 2.32 V ; 5.74e-07 V ; 2.36 V ; -0.0201 V ; 0.072 V ; 0.033 V ; 4.04e-10 s ; 3.29e-10 s ; Yes ; Yes ; -; ~ALTERA_nCEO~ ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 9.45e-07 V ; 2.35 V ; -0.00643 V ; 0.081 V ; 0.031 V ; 5.31e-10 s ; 7.59e-10 s ; Yes ; Yes ; 2.32 V ; 9.45e-07 V ; 2.35 V ; -0.00643 V ; 0.081 V ; 0.031 V ; 5.31e-10 s ; 7.59e-10 s ; Yes ; Yes ; -+---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ - - -+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Signal Integrity Metrics (Fast 1200mv 0c Model) ; -+---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ -; Pin ; I/O Standard ; Board Delay on Rise ; Board Delay on Fall ; Steady State Voh at FPGA Pin ; Steady State Vol at FPGA Pin ; Voh Max at FPGA Pin ; Vol Min at FPGA Pin ; Ringback Voltage on Rise at FPGA Pin ; Ringback Voltage on Fall at FPGA Pin ; 10-90 Rise Time at FPGA Pin ; 90-10 Fall Time at FPGA Pin ; Monotonic Rise at FPGA Pin ; Monotonic Fall at FPGA Pin ; Steady State Voh at Far-end ; Steady State Vol at Far-end ; Voh Max at Far-end ; Vol Min at Far-end ; Ringback Voltage on Rise at Far-end ; Ringback Voltage on Fall at Far-end ; 10-90 Rise Time at Far-end ; 90-10 Fall Time at Far-end ; Monotonic Rise at Far-end ; Monotonic Fall at Far-end ; -+---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ -; Y3 ; 2.5 V ; 0 s ; 0 s ; 2.62 V ; 2.74e-08 V ; 2.73 V ; -0.0384 V ; 0.169 V ; 0.089 V ; 2.7e-10 s ; 2.62e-10 s ; Yes ; Yes ; 2.62 V ; 2.74e-08 V ; 2.73 V ; -0.0384 V ; 0.169 V ; 0.089 V ; 2.7e-10 s ; 2.62e-10 s ; Yes ; Yes ; -; Y2 ; 2.5 V ; 0 s ; 0 s ; 2.62 V ; 2.74e-08 V ; 2.73 V ; -0.0384 V ; 0.169 V ; 0.089 V ; 2.7e-10 s ; 2.62e-10 s ; Yes ; Yes ; 2.62 V ; 2.74e-08 V ; 2.73 V ; -0.0384 V ; 0.169 V ; 0.089 V ; 2.7e-10 s ; 2.62e-10 s ; Yes ; Yes ; -; Y1 ; 2.5 V ; 0 s ; 0 s ; 2.62 V ; 2.74e-08 V ; 2.71 V ; -0.0317 V ; 0.148 V ; 0.064 V ; 4.51e-10 s ; 4.15e-10 s ; No ; Yes ; 2.62 V ; 2.74e-08 V ; 2.71 V ; -0.0317 V ; 0.148 V ; 0.064 V ; 4.51e-10 s ; 4.15e-10 s ; No ; Yes ; -; Y0 ; 2.5 V ; 0 s ; 0 s ; 2.62 V ; 2.74e-08 V ; 2.73 V ; -0.0384 V ; 0.169 V ; 0.089 V ; 2.7e-10 s ; 2.62e-10 s ; Yes ; Yes ; 2.62 V ; 2.74e-08 V ; 2.73 V ; -0.0384 V ; 0.169 V ; 0.089 V ; 2.7e-10 s ; 2.62e-10 s ; Yes ; Yes ; -; ~ALTERA_DCLK~ ; 2.5 V ; 0 s ; 0 s ; 2.62 V ; 2.22e-08 V ; 2.74 V ; -0.06 V ; 0.158 V ; 0.08 V ; 2.68e-10 s ; 2.19e-10 s ; Yes ; Yes ; 2.62 V ; 2.22e-08 V ; 2.74 V ; -0.06 V ; 0.158 V ; 0.08 V ; 2.68e-10 s ; 2.19e-10 s ; Yes ; Yes ; -; ~ALTERA_nCEO~ ; 2.5 V ; 0 s ; 0 s ; 2.62 V ; 3.54e-08 V ; 2.7 V ; -0.00943 V ; 0.276 V ; 0.035 V ; 3.19e-10 s ; 4.99e-10 s ; No ; Yes ; 2.62 V ; 3.54e-08 V ; 2.7 V ; -0.00943 V ; 0.276 V ; 0.035 V ; 3.19e-10 s ; 4.99e-10 s ; No ; Yes ; -+---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ - - -------------------- -; Clock Transfers ; -------------------- -Nothing to report. - - ---------------- -; Report TCCS ; ---------------- -No dedicated SERDES Transmitter circuitry present in device or used in design - - ---------------- -; Report RSKM ; ---------------- -No non-DPA dedicated SERDES Receiver circuitry present in device or used in design - - -+------------------------------------------------+ -; Unconstrained Paths Summary ; -+---------------------------------+-------+------+ -; Property ; Setup ; Hold ; -+---------------------------------+-------+------+ -; Illegal Clocks ; 0 ; 0 ; -; Unconstrained Clocks ; 0 ; 0 ; -; Unconstrained Input Ports ; 4 ; 4 ; -; Unconstrained Input Port Paths ; 16 ; 16 ; -; Unconstrained Output Ports ; 4 ; 4 ; -; Unconstrained Output Port Paths ; 16 ; 16 ; -+---------------------------------+-------+------+ - - -+---------------------------------------------------------------------------------------------------+ -; Unconstrained Input Ports ; -+------------+--------------------------------------------------------------------------------------+ -; Input Port ; Comment ; -+------------+--------------------------------------------------------------------------------------+ -; E0L ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; -; E1 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; -; X0 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; -; X1 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; -+------------+--------------------------------------------------------------------------------------+ - - -+-----------------------------------------------------------------------------------------------------+ -; Unconstrained Output Ports ; -+-------------+---------------------------------------------------------------------------------------+ -; Output Port ; Comment ; -+-------------+---------------------------------------------------------------------------------------+ -; Y0 ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; -; Y1 ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; -; Y2 ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; -; Y3 ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; -+-------------+---------------------------------------------------------------------------------------+ - - -+---------------------------------------------------------------------------------------------------+ -; Unconstrained Input Ports ; -+------------+--------------------------------------------------------------------------------------+ -; Input Port ; Comment ; -+------------+--------------------------------------------------------------------------------------+ -; E0L ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; -; E1 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; -; X0 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; -; X1 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; -+------------+--------------------------------------------------------------------------------------+ - - -+-----------------------------------------------------------------------------------------------------+ -; Unconstrained Output Ports ; -+-------------+---------------------------------------------------------------------------------------+ -; Output Port ; Comment ; -+-------------+---------------------------------------------------------------------------------------+ -; Y0 ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; -; Y1 ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; -; Y2 ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; -; Y3 ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; -+-------------+---------------------------------------------------------------------------------------+ - - -+--------------------------+ -; Timing Analyzer Messages ; -+--------------------------+ -Info: ******************************************************************* -Info: Running Quartus Prime Timing Analyzer - Info: Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - Info: Processing started: Mon Nov 14 21:56:50 2022 -Info: Command: quartus_sta DecoderDemo -c DecoderDemo -Info: qsta_default_script.tcl version: #1 -Warning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance. -Info (20030): Parallel compilation is enabled and will use 4 of the 4 processors detected -Info (21076): High junction temperature operating condition is not set. Assuming a default value of '85'. -Info (21076): Low junction temperature operating condition is not set. Assuming a default value of '0'. -Critical Warning (332012): Synopsys Design Constraints File file not found: 'DecoderDemo.sdc'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design. -Info (332142): No user constrained base clocks found in the design. Calling "derive_clocks -period 1.0" -Info (332096): The command derive_clocks did not find any clocks to derive. No clocks were created or changed. -Warning (332068): No clocks defined in design. -Info (332143): No user constrained clock uncertainty found in the design. Calling "derive_clock_uncertainty" -Info (332154): The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers. -Info: Found TIMING_ANALYZER_REPORT_SCRIPT_INCLUDE_DEFAULT_ANALYSIS = ON -Info (332159): No clocks to report -Info: Analyzing Slow 1200mV 85C Model -Info (332140): No fmax paths to report -Info (332140): No Setup paths to report -Info (332140): No Hold paths to report -Info (332140): No Recovery paths to report -Info (332140): No Removal paths to report -Info (332140): No Minimum Pulse Width paths to report -Info: Analyzing Slow 1200mV 0C Model -Info (334003): Started post-fitting delay annotation -Info (334004): Delay annotation completed successfully -Info (332142): No user constrained base clocks found in the design. Calling "derive_clocks -period 1.0" -Info (332096): The command derive_clocks did not find any clocks to derive. No clocks were created or changed. -Warning (332068): No clocks defined in design. -Info (332154): The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers. -Info (332140): No fmax paths to report -Info (332140): No Setup paths to report -Info (332140): No Hold paths to report -Info (332140): No Recovery paths to report -Info (332140): No Removal paths to report -Info (332140): No Minimum Pulse Width paths to report -Info: Analyzing Fast 1200mV 0C Model -Info (332142): No user constrained base clocks found in the design. Calling "derive_clocks -period 1.0" -Info (332096): The command derive_clocks did not find any clocks to derive. No clocks were created or changed. -Warning (332068): No clocks defined in design. -Info (332154): The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers. -Info (332140): No Setup paths to report -Info (332140): No Hold paths to report -Info (332140): No Recovery paths to report -Info (332140): No Removal paths to report -Info (332140): No Minimum Pulse Width paths to report -Info (332102): Design is not fully constrained for setup requirements -Info (332102): Design is not fully constrained for hold requirements -Info: Quartus Prime Timing Analyzer was successful. 0 errors, 5 warnings - Info: Peak virtual memory: 465 megabytes - Info: Processing ended: Mon Nov 14 21:56:50 2022 - Info: Elapsed time: 00:00:00 - Info: Total CPU time (on all processors): 00:00:01 - - diff --git a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.sta.summary b/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.sta.summary deleted file mode 100644 index aa5b327..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/output_files/DecoderDemo.sta.summary +++ /dev/null @@ -1,5 +0,0 @@ ------------------------------------------------------------- -Timing Analyzer Summary ------------------------------------------------------------- - ------------------------------------------------------------- diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/modelsim/DecoderDemo.sft b/1ano/isd/quartus-projects/DecoderDemo/simulation/modelsim/DecoderDemo.sft deleted file mode 100644 index 0c5034b..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/modelsim/DecoderDemo.sft +++ /dev/null @@ -1 +0,0 @@ -set tool_name "ModelSim-Altera (VHDL)" diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/modelsim/DecoderDemo.vho b/1ano/isd/quartus-projects/DecoderDemo/simulation/modelsim/DecoderDemo.vho deleted file mode 100644 index 1f49a6a..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/modelsim/DecoderDemo.vho +++ /dev/null @@ -1,328 +0,0 @@ --- Copyright (C) 2020 Intel Corporation. All rights reserved. --- Your use of Intel Corporation's design tools, logic functions --- and other software and tools, and any partner logic --- functions, and any output files from any of the foregoing --- (including device programming or simulation files), and any --- associated documentation or information are expressly subject --- to the terms and conditions of the Intel Program License --- Subscription Agreement, the Intel Quartus Prime License Agreement, --- the Intel FPGA IP License Agreement, or other applicable license --- agreement, including, without limitation, that your use is for --- the sole purpose of programming logic devices manufactured by --- Intel and sold by Intel or its authorized distributors. Please --- refer to the applicable agreement for further details, at --- https://fpgasoftware.intel.com/eula. - --- VENDOR "Altera" --- PROGRAM "Quartus Prime" --- VERSION "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" - --- DATE "11/14/2022 21:56:51" - --- --- Device: Altera EP4CE6E22C6 Package TQFP144 --- - --- --- This VHDL file should be used for ModelSim-Altera (VHDL) only --- - -LIBRARY CYCLONEIVE; -LIBRARY IEEE; -USE CYCLONEIVE.CYCLONEIVE_COMPONENTS.ALL; -USE IEEE.STD_LOGIC_1164.ALL; - -ENTITY hard_block IS - PORT ( - devoe : IN std_logic; - devclrn : IN std_logic; - devpor : IN std_logic - ); -END hard_block; - --- Design Ports Information --- ~ALTERA_ASDO_DATA1~ => Location: PIN_6, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_FLASH_nCE_nCSO~ => Location: PIN_8, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_DCLK~ => Location: PIN_12, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_DATA0~ => Location: PIN_13, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_nCEO~ => Location: PIN_101, I/O Standard: 2.5 V, Current Strength: 8mA - - -ARCHITECTURE structure OF hard_block IS -SIGNAL gnd : std_logic := '0'; -SIGNAL vcc : std_logic := '1'; -SIGNAL unknown : std_logic := 'X'; -SIGNAL ww_devoe : std_logic; -SIGNAL ww_devclrn : std_logic; -SIGNAL ww_devpor : std_logic; -SIGNAL \~ALTERA_ASDO_DATA1~~padout\ : std_logic; -SIGNAL \~ALTERA_FLASH_nCE_nCSO~~padout\ : std_logic; -SIGNAL \~ALTERA_DATA0~~padout\ : std_logic; -SIGNAL \~ALTERA_ASDO_DATA1~~ibuf_o\ : std_logic; -SIGNAL \~ALTERA_FLASH_nCE_nCSO~~ibuf_o\ : std_logic; -SIGNAL \~ALTERA_DATA0~~ibuf_o\ : std_logic; - -BEGIN - -ww_devoe <= devoe; -ww_devclrn <= devclrn; -ww_devpor <= devpor; -END structure; - - -LIBRARY CYCLONEIVE; -LIBRARY IEEE; -USE CYCLONEIVE.CYCLONEIVE_COMPONENTS.ALL; -USE IEEE.STD_LOGIC_1164.ALL; - -ENTITY Dec2_4 IS - PORT ( - Y3 : OUT std_logic; - E0L : IN std_logic; - E1 : IN std_logic; - X1 : IN std_logic; - X0 : IN std_logic; - Y2 : OUT std_logic; - Y1 : OUT std_logic; - Y0 : OUT std_logic - ); -END Dec2_4; - --- Design Ports Information --- Y3 => Location: PIN_33, I/O Standard: 2.5 V, Current Strength: Default --- Y2 => Location: PIN_32, I/O Standard: 2.5 V, Current Strength: Default --- Y1 => Location: PIN_28, I/O Standard: 2.5 V, Current Strength: Default --- Y0 => Location: PIN_34, I/O Standard: 2.5 V, Current Strength: Default --- E1 => Location: PIN_24, I/O Standard: 2.5 V, Current Strength: Default --- X0 => Location: PIN_25, I/O Standard: 2.5 V, Current Strength: Default --- X1 => Location: PIN_31, I/O Standard: 2.5 V, Current Strength: Default --- E0L => Location: PIN_30, I/O Standard: 2.5 V, Current Strength: Default - - -ARCHITECTURE structure OF Dec2_4 IS -SIGNAL gnd : std_logic := '0'; -SIGNAL vcc : std_logic := '1'; -SIGNAL unknown : std_logic := 'X'; -SIGNAL devoe : std_logic := '1'; -SIGNAL devclrn : std_logic := '1'; -SIGNAL devpor : std_logic := '1'; -SIGNAL ww_devoe : std_logic; -SIGNAL ww_devclrn : std_logic; -SIGNAL ww_devpor : std_logic; -SIGNAL ww_Y3 : std_logic; -SIGNAL ww_E0L : std_logic; -SIGNAL ww_E1 : std_logic; -SIGNAL ww_X1 : std_logic; -SIGNAL ww_X0 : std_logic; -SIGNAL ww_Y2 : std_logic; -SIGNAL ww_Y1 : std_logic; -SIGNAL ww_Y0 : std_logic; -SIGNAL \Y3~output_o\ : std_logic; -SIGNAL \Y2~output_o\ : std_logic; -SIGNAL \Y1~output_o\ : std_logic; -SIGNAL \Y0~output_o\ : std_logic; -SIGNAL \E1~input_o\ : std_logic; -SIGNAL \X1~input_o\ : std_logic; -SIGNAL \X0~input_o\ : std_logic; -SIGNAL \E0L~input_o\ : std_logic; -SIGNAL \inst~combout\ : std_logic; -SIGNAL \inst1~combout\ : std_logic; -SIGNAL \inst3~combout\ : std_logic; -SIGNAL \inst2~combout\ : std_logic; - -COMPONENT hard_block - PORT ( - devoe : IN std_logic; - devclrn : IN std_logic; - devpor : IN std_logic); -END COMPONENT; - -BEGIN - -Y3 <= ww_Y3; -ww_E0L <= E0L; -ww_E1 <= E1; -ww_X1 <= X1; -ww_X0 <= X0; -Y2 <= ww_Y2; -Y1 <= ww_Y1; -Y0 <= ww_Y0; -ww_devoe <= devoe; -ww_devclrn <= devclrn; -ww_devpor <= devpor; -auto_generated_inst : hard_block -PORT MAP ( - devoe => ww_devoe, - devclrn => ww_devclrn, - devpor => ww_devpor); - --- Location: IOOBUF_X0_Y6_N23 -\Y3~output\ : cycloneive_io_obuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - open_drain_output => "false") --- pragma translate_on -PORT MAP ( - i => \inst~combout\, - devoe => ww_devoe, - o => \Y3~output_o\); - --- Location: IOOBUF_X0_Y6_N16 -\Y2~output\ : cycloneive_io_obuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - open_drain_output => "false") --- pragma translate_on -PORT MAP ( - i => \inst1~combout\, - devoe => ww_devoe, - o => \Y2~output_o\); - --- Location: IOOBUF_X0_Y9_N9 -\Y1~output\ : cycloneive_io_obuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - open_drain_output => "false") --- pragma translate_on -PORT MAP ( - i => \inst3~combout\, - devoe => ww_devoe, - o => \Y1~output_o\); - --- Location: IOOBUF_X0_Y5_N16 -\Y0~output\ : cycloneive_io_obuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - open_drain_output => "false") --- pragma translate_on -PORT MAP ( - i => \inst2~combout\, - devoe => ww_devoe, - o => \Y0~output_o\); - --- Location: IOIBUF_X0_Y11_N15 -\E1~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_E1, - o => \E1~input_o\); - --- Location: IOIBUF_X0_Y7_N1 -\X1~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_X1, - o => \X1~input_o\); - --- Location: IOIBUF_X0_Y11_N22 -\X0~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_X0, - o => \X0~input_o\); - --- Location: IOIBUF_X0_Y8_N15 -\E0L~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_E0L, - o => \E0L~input_o\); - --- Location: LCCOMB_X6_Y9_N8 -inst : cycloneive_lcell_comb --- Equation(s): --- \inst~combout\ = (\E1~input_o\ & (!\X1~input_o\ & (!\X0~input_o\ & !\E0L~input_o\))) - --- pragma translate_off -GENERIC MAP ( - lut_mask => "0000000000000010", - sum_lutc_input => "datac") --- pragma translate_on -PORT MAP ( - dataa => \E1~input_o\, - datab => \X1~input_o\, - datac => \X0~input_o\, - datad => \E0L~input_o\, - combout => \inst~combout\); - --- Location: LCCOMB_X6_Y9_N2 -inst1 : cycloneive_lcell_comb --- Equation(s): --- \inst1~combout\ = (\E1~input_o\ & (!\X1~input_o\ & (\X0~input_o\ & !\E0L~input_o\))) - --- pragma translate_off -GENERIC MAP ( - lut_mask => "0000000000100000", - sum_lutc_input => "datac") --- pragma translate_on -PORT MAP ( - dataa => \E1~input_o\, - datab => \X1~input_o\, - datac => \X0~input_o\, - datad => \E0L~input_o\, - combout => \inst1~combout\); - --- Location: LCCOMB_X6_Y9_N28 -inst3 : cycloneive_lcell_comb --- Equation(s): --- \inst3~combout\ = (\E1~input_o\ & (\X1~input_o\ & (\X0~input_o\ & !\E0L~input_o\))) - --- pragma translate_off -GENERIC MAP ( - lut_mask => "0000000010000000", - sum_lutc_input => "datac") --- pragma translate_on -PORT MAP ( - dataa => \E1~input_o\, - datab => \X1~input_o\, - datac => \X0~input_o\, - datad => \E0L~input_o\, - combout => \inst3~combout\); - --- Location: LCCOMB_X6_Y9_N30 -inst2 : cycloneive_lcell_comb --- Equation(s): --- \inst2~combout\ = (\E1~input_o\ & (\X1~input_o\ & (!\X0~input_o\ & !\E0L~input_o\))) - --- pragma translate_off -GENERIC MAP ( - lut_mask => "0000000000001000", - sum_lutc_input => "datac") --- pragma translate_on -PORT MAP ( - dataa => \E1~input_o\, - datab => \X1~input_o\, - datac => \X0~input_o\, - datad => \E0L~input_o\, - combout => \inst2~combout\); - -ww_Y3 <= \Y3~output_o\; - -ww_Y2 <= \Y2~output_o\; - -ww_Y1 <= \Y1~output_o\; - -ww_Y0 <= \Y0~output_o\; -END structure; - - diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/modelsim/DecoderDemo_modelsim.xrf b/1ano/isd/quartus-projects/DecoderDemo/simulation/modelsim/DecoderDemo_modelsim.xrf deleted file mode 100644 index ec369e7..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/modelsim/DecoderDemo_modelsim.xrf +++ /dev/null @@ -1,16 +0,0 @@ -vendor_name = ModelSim -source_file = 1, /home/tiagorg/repos/DecoderDemo/Dec2_4.bdf -source_file = 1, /home/tiagorg/repos/DecoderDemo/WaveformDecoderNode.vwf -source_file = 1, /home/tiagorg/repos/DecoderDemo/Waveform.vwf -source_file = 1, /home/tiagorg/repos/DecoderDemo/Waveform1.vwf -source_file = 1, /home/tiagorg/repos/DecoderDemo/db/DecoderDemo.cbx.xml -design_name = hard_block -design_name = Dec2_4 -instance = comp, \Y3~output\, Y3~output, Dec2_4, 1 -instance = comp, \Y2~output\, Y2~output, Dec2_4, 1 -instance = comp, \Y1~output\, Y1~output, Dec2_4, 1 -instance = comp, \Y0~output\, Y0~output, Dec2_4, 1 -instance = comp, \E1~input\, E1~input, Dec2_4, 1 -instance = comp, \X1~input\, X1~input, Dec2_4, 1 -instance = comp, \X0~input\, X0~input, Dec2_4, 1 -instance = comp, \E0L~input\, E0L~input, Dec2_4, 1 diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/modelsim/WaveformDecoderNode.vwf.do b/1ano/isd/quartus-projects/DecoderDemo/simulation/modelsim/WaveformDecoderNode.vwf.do deleted file mode 100644 index c1b0f63..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/modelsim/WaveformDecoderNode.vwf.do +++ /dev/null @@ -1,4 +0,0 @@ -vcom -work work WaveformDecoderNode.vwf.vht -vsim -novopt -c -t 1ps -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Dec2_4_vhd_vec_tst -voptargs="+acc" -add wave /* -run -all diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/modelsim/WaveformDecoderNode.vwf.vht b/1ano/isd/quartus-projects/DecoderDemo/simulation/modelsim/WaveformDecoderNode.vwf.vht deleted file mode 100644 index 0a22283..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/modelsim/WaveformDecoderNode.vwf.vht +++ /dev/null @@ -1,118 +0,0 @@ --- Copyright (C) 2020 Intel Corporation. All rights reserved. --- Your use of Intel Corporation's design tools, logic functions --- and other software and tools, and any partner logic --- functions, and any output files from any of the foregoing --- (including device programming or simulation files), and any --- associated documentation or information are expressly subject --- to the terms and conditions of the Intel Program License --- Subscription Agreement, the Intel Quartus Prime License Agreement, --- the Intel FPGA IP License Agreement, or other applicable license --- agreement, including, without limitation, that your use is for --- the sole purpose of programming logic devices manufactured by --- Intel and sold by Intel or its authorized distributors. Please --- refer to the applicable agreement for further details, at --- https://fpgasoftware.intel.com/eula. - --- ***************************************************************************** --- This file contains a Vhdl test bench with test vectors .The test vectors --- are exported from a vector file in the Quartus Waveform Editor and apply to --- the top level entity of the current Quartus project .The user can use this --- testbench to simulate his design using a third-party simulation tool . --- ***************************************************************************** --- Generated on "11/04/2022 12:48:42" - --- Vhdl Test Bench(with test vectors) for design : Dec2_4 --- --- Simulation tool : 3rd Party --- - -LIBRARY ieee; -USE ieee.std_logic_1164.all; - -ENTITY Dec2_4_vhd_vec_tst IS -END Dec2_4_vhd_vec_tst; -ARCHITECTURE Dec2_4_arch OF Dec2_4_vhd_vec_tst IS --- constants --- signals -SIGNAL E0L : STD_LOGIC; -SIGNAL E1 : STD_LOGIC; -SIGNAL X0 : STD_LOGIC; -SIGNAL X1 : STD_LOGIC; -SIGNAL Y0 : STD_LOGIC; -SIGNAL Y1 : STD_LOGIC; -SIGNAL Y2 : STD_LOGIC; -SIGNAL Y3 : STD_LOGIC; -COMPONENT Dec2_4 - PORT ( - E0L : IN STD_LOGIC; - E1 : IN STD_LOGIC; - X0 : IN STD_LOGIC; - X1 : IN STD_LOGIC; - Y0 : OUT STD_LOGIC; - Y1 : OUT STD_LOGIC; - Y2 : OUT STD_LOGIC; - Y3 : OUT STD_LOGIC - ); -END COMPONENT; -BEGIN - i1 : Dec2_4 - PORT MAP ( --- list connections between master ports and signals - E0L => E0L, - E1 => E1, - X0 => X0, - X1 => X1, - Y0 => Y0, - Y1 => Y1, - Y2 => Y2, - Y3 => Y3 - ); - --- E0L -t_prcs_E0L: PROCESS -BEGIN -LOOP - E0L <= '0'; - WAIT FOR 100000 ps; - E0L <= '1'; - WAIT FOR 100000 ps; - IF (NOW >= 1000000 ps) THEN WAIT; END IF; -END LOOP; -END PROCESS t_prcs_E0L; - --- E1 -t_prcs_E1: PROCESS -BEGIN -LOOP - E1 <= '0'; - WAIT FOR 50000 ps; - E1 <= '1'; - WAIT FOR 50000 ps; - IF (NOW >= 1000000 ps) THEN WAIT; END IF; -END LOOP; -END PROCESS t_prcs_E1; - --- X1 -t_prcs_X1: PROCESS -BEGIN -LOOP - X1 <= '0'; - WAIT FOR 25000 ps; - X1 <= '1'; - WAIT FOR 25000 ps; - IF (NOW >= 1000000 ps) THEN WAIT; END IF; -END LOOP; -END PROCESS t_prcs_X1; - --- X0 -t_prcs_X0: PROCESS -BEGIN -LOOP - X0 <= '0'; - WAIT FOR 12500 ps; - X0 <= '1'; - WAIT FOR 12500 ps; - IF (NOW >= 1000000 ps) THEN WAIT; END IF; -END LOOP; -END PROCESS t_prcs_X0; -END Dec2_4_arch; diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo.do b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo.do deleted file mode 100644 index 58c4d91..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo.do +++ /dev/null @@ -1,17 +0,0 @@ -onerror {exit -code 1} -vlib work -vcom -work work DecoderDemo.vho -vcom -work work Waveform1.vwf.vht -vsim -c -t 1ps -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Dec2_4_vhd_vec_tst -vcd file -direction DecoderDemo.msim.vcd -vcd add -internal Dec2_4_vhd_vec_tst/* -vcd add -internal Dec2_4_vhd_vec_tst/i1/* -proc simTimestamp {} { - echo "Simulation time: $::now ps" - if { [string equal running [runStatus]] } { - after 2500 simTimestamp - } -} -after 2500 simTimestamp -run -all -quit -f diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo.msim.vcd b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo.msim.vcd deleted file mode 100644 index 4d95cfb..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo.msim.vcd +++ /dev/null @@ -1,775 +0,0 @@ -$comment - File created using the following command: - vcd file DecoderDemo.msim.vcd -direction -$end -$date - Mon Nov 14 21:42:31 2022 -$end -$version - ModelSim Version 2020.1 -$end -$timescale - 1ps -$end - -$scope module dec2_4_vhd_vec_tst $end -$var wire 1 ! E0L $end -$var wire 1 " E1 $end -$var wire 1 # X0 $end -$var wire 1 $ X1 $end -$var wire 1 % Y0 $end -$var wire 1 & Y1 $end -$var wire 1 ' Y2 $end -$var wire 1 ( Y3 $end - -$scope module i1 $end -$var wire 1 ) gnd $end -$var wire 1 * vcc $end -$var wire 1 + unknown $end -$var wire 1 , devoe $end -$var wire 1 - devclrn $end -$var wire 1 . devpor $end -$var wire 1 / ww_devoe $end -$var wire 1 0 ww_devclrn $end -$var wire 1 1 ww_devpor $end -$var wire 1 2 ww_Y3 $end -$var wire 1 3 ww_E0L $end -$var wire 1 4 ww_E1 $end -$var wire 1 5 ww_X1 $end -$var wire 1 6 ww_X0 $end -$var wire 1 7 ww_Y2 $end -$var wire 1 8 ww_Y1 $end -$var wire 1 9 ww_Y0 $end -$var wire 1 : \Y3~output_o\ $end -$var wire 1 ; \Y2~output_o\ $end -$var wire 1 < \Y1~output_o\ $end -$var wire 1 = \Y0~output_o\ $end -$var wire 1 > \E1~input_o\ $end -$var wire 1 ? \X1~input_o\ $end -$var wire 1 @ \X0~input_o\ $end -$var wire 1 A \E0L~input_o\ $end -$var wire 1 B \inst~combout\ $end -$var wire 1 C \inst1~combout\ $end -$var wire 1 D \inst3~combout\ $end -$var wire 1 E \inst2~combout\ $end -$upscope $end -$upscope $end -$enddefinitions $end -#0 -$dumpvars -0! -0" -0# -0$ -0% -0& -0' -0( -0) -1* -x+ -1, -1- -1. -1/ -10 -11 -02 -03 -04 -05 -06 -07 -08 -09 -0: -0; -0< -0= -0> -0? -0@ -0A -0B -0C -0D -0E -$end -#12500 -1! -13 -1A -#25000 -0! -1" -03 -14 -1> -0A -1B -1: -12 -1( -#37500 -1! -13 -1A -0B -0: -02 -0( -#50000 -0! -0" -1# -03 -04 -16 -1@ -0> -0A -#62500 -1! -13 -1A -#75000 -0! -1" -03 -14 -1> -0A -1C -1; -17 -1' -#87500 -1! -13 -1A -0C -0; -07 -0' -#100000 -0! -0" -0# -1$ -03 -04 -06 -15 -1? -0@ -0> -0A -#112500 -1! -13 -1A -#125000 -0! -1" -03 -14 -1> -0A -1E -1= -19 -1% -#137500 -1! -13 -1A -0E -0= -09 -0% -#150000 -0! -0" -1# -03 -04 -16 -1@ -0> -0A -#162500 -1! -13 -1A -#175000 -0! -1" -03 -14 -1> -0A -1D -1< -18 -1& -#187500 -1! -13 -1A -0D -0< -08 -0& -#200000 -0! -0" -0# -0$ -03 -04 -06 -05 -0? -0@ -0> -0A -#212500 -1! -13 -1A -#225000 -0! -1" -03 -14 -1> -0A -1B -1: -12 -1( -#237500 -1! -13 -1A -0B -0: -02 -0( -#250000 -0! -0" -1# -03 -04 -16 -1@ -0> -0A -#262500 -1! -13 -1A -#275000 -0! -1" -03 -14 -1> -0A -1C -1; -17 -1' -#287500 -1! -13 -1A -0C -0; -07 -0' -#300000 -0! -0" -0# -1$ -03 -04 -06 -15 -1? -0@ -0> -0A -#312500 -1! -13 -1A -#325000 -0! -1" -03 -14 -1> -0A -1E -1= -19 -1% -#337500 -1! -13 -1A -0E -0= -09 -0% -#350000 -0! -0" -1# -03 -04 -16 -1@ -0> -0A -#362500 -1! -13 -1A -#375000 -0! -1" -03 -14 -1> -0A -1D -1< -18 -1& -#387500 -1! -13 -1A -0D -0< -08 -0& -#400000 -0! -0" -0# -0$ -03 -04 -06 -05 -0? -0@ -0> -0A -#412500 -1! -13 -1A -#425000 -0! -1" -03 -14 -1> -0A -1B -1: -12 -1( -#437500 -1! -13 -1A -0B -0: -02 -0( -#450000 -0! -0" -1# -03 -04 -16 -1@ -0> -0A -#462500 -1! -13 -1A -#475000 -0! -1" -03 -14 -1> -0A -1C -1; -17 -1' -#487500 -1! -13 -1A -0C -0; -07 -0' -#500000 -0! -0" -0# -1$ -03 -04 -06 -15 -1? -0@ -0> -0A -#512500 -1! -13 -1A -#525000 -0! -1" -03 -14 -1> -0A -1E -1= -19 -1% -#537500 -1! -13 -1A -0E -0= -09 -0% -#550000 -0! -0" -1# -03 -04 -16 -1@ -0> -0A -#562500 -1! -13 -1A -#575000 -0! -1" -03 -14 -1> -0A -1D -1< -18 -1& -#587500 -1! -13 -1A -0D -0< -08 -0& -#600000 -0! -0" -0# -0$ -03 -04 -06 -05 -0? -0@ -0> -0A -#612500 -1! -13 -1A -#625000 -0! -1" -03 -14 -1> -0A -1B -1: -12 -1( -#637500 -1! -13 -1A -0B -0: -02 -0( -#650000 -0! -0" -1# -03 -04 -16 -1@ -0> -0A -#662500 -1! -13 -1A -#675000 -0! -1" -03 -14 -1> -0A -1C -1; -17 -1' -#687500 -1! -13 -1A -0C -0; -07 -0' -#700000 -0! -0" -0# -1$ -03 -04 -06 -15 -1? -0@ -0> -0A -#712500 -1! -13 -1A -#725000 -0! -1" -03 -14 -1> -0A -1E -1= -19 -1% -#737500 -1! -13 -1A -0E -0= -09 -0% -#750000 -0! -0" -1# -03 -04 -16 -1@ -0> -0A -#762500 -1! -13 -1A -#775000 -0! -1" -03 -14 -1> -0A -1D -1< -18 -1& -#787500 -1! -13 -1A -0D -0< -08 -0& -#800000 -0! -0" -0# -0$ -03 -04 -06 -05 -0? -0@ -0> -0A -#812500 -1! -13 -1A -#825000 -0! -1" -03 -14 -1> -0A -1B -1: -12 -1( -#837500 -1! -13 -1A -0B -0: -02 -0( -#850000 -0! -0" -1# -03 -04 -16 -1@ -0> -0A -#862500 -1! -13 -1A -#875000 -0! -1" -03 -14 -1> -0A -1C -1; -17 -1' -#887500 -1! -13 -1A -0C -0; -07 -0' -#900000 -0! -0" -0# -1$ -03 -04 -06 -15 -1? -0@ -0> -0A -#912500 -1! -13 -1A -#925000 -0! -1" -03 -14 -1> -0A -1E -1= -19 -1% -#937500 -1! -13 -1A -0E -0= -09 -0% -#950000 -0! -0" -1# -03 -04 -16 -1@ -0> -0A -#962500 -1! -13 -1A -#975000 -0! -1" -03 -14 -1> -0A -1D -1< -18 -1& -#987500 -1! -13 -1A -0D -0< -08 -0& -#1000000 diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo.sft b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo.sft deleted file mode 100644 index 0c5034b..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo.sft +++ /dev/null @@ -1 +0,0 @@ -set tool_name "ModelSim-Altera (VHDL)" diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo.vho b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo.vho deleted file mode 100644 index 3d1e9a9..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo.vho +++ /dev/null @@ -1,328 +0,0 @@ --- Copyright (C) 2020 Intel Corporation. All rights reserved. --- Your use of Intel Corporation's design tools, logic functions --- and other software and tools, and any partner logic --- functions, and any output files from any of the foregoing --- (including device programming or simulation files), and any --- associated documentation or information are expressly subject --- to the terms and conditions of the Intel Program License --- Subscription Agreement, the Intel Quartus Prime License Agreement, --- the Intel FPGA IP License Agreement, or other applicable license --- agreement, including, without limitation, that your use is for --- the sole purpose of programming logic devices manufactured by --- Intel and sold by Intel or its authorized distributors. Please --- refer to the applicable agreement for further details, at --- https://fpgasoftware.intel.com/eula. - --- VENDOR "Altera" --- PROGRAM "Quartus Prime" --- VERSION "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" - --- DATE "11/14/2022 21:42:31" - --- --- Device: Altera EP4CE6E22C6 Package TQFP144 --- - --- --- This VHDL file should be used for ModelSim-Altera (VHDL) only --- - -LIBRARY CYCLONEIVE; -LIBRARY IEEE; -USE CYCLONEIVE.CYCLONEIVE_COMPONENTS.ALL; -USE IEEE.STD_LOGIC_1164.ALL; - -ENTITY hard_block IS - PORT ( - devoe : IN std_logic; - devclrn : IN std_logic; - devpor : IN std_logic - ); -END hard_block; - --- Design Ports Information --- ~ALTERA_ASDO_DATA1~ => Location: PIN_6, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_FLASH_nCE_nCSO~ => Location: PIN_8, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_DCLK~ => Location: PIN_12, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_DATA0~ => Location: PIN_13, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_nCEO~ => Location: PIN_101, I/O Standard: 2.5 V, Current Strength: 8mA - - -ARCHITECTURE structure OF hard_block IS -SIGNAL gnd : std_logic := '0'; -SIGNAL vcc : std_logic := '1'; -SIGNAL unknown : std_logic := 'X'; -SIGNAL ww_devoe : std_logic; -SIGNAL ww_devclrn : std_logic; -SIGNAL ww_devpor : std_logic; -SIGNAL \~ALTERA_ASDO_DATA1~~padout\ : std_logic; -SIGNAL \~ALTERA_FLASH_nCE_nCSO~~padout\ : std_logic; -SIGNAL \~ALTERA_DATA0~~padout\ : std_logic; -SIGNAL \~ALTERA_ASDO_DATA1~~ibuf_o\ : std_logic; -SIGNAL \~ALTERA_FLASH_nCE_nCSO~~ibuf_o\ : std_logic; -SIGNAL \~ALTERA_DATA0~~ibuf_o\ : std_logic; - -BEGIN - -ww_devoe <= devoe; -ww_devclrn <= devclrn; -ww_devpor <= devpor; -END structure; - - -LIBRARY CYCLONEIVE; -LIBRARY IEEE; -USE CYCLONEIVE.CYCLONEIVE_COMPONENTS.ALL; -USE IEEE.STD_LOGIC_1164.ALL; - -ENTITY Dec2_4 IS - PORT ( - Y3 : OUT std_logic; - E0L : IN std_logic; - E1 : IN std_logic; - X1 : IN std_logic; - X0 : IN std_logic; - Y2 : OUT std_logic; - Y1 : OUT std_logic; - Y0 : OUT std_logic - ); -END Dec2_4; - --- Design Ports Information --- Y3 => Location: PIN_33, I/O Standard: 2.5 V, Current Strength: Default --- Y2 => Location: PIN_32, I/O Standard: 2.5 V, Current Strength: Default --- Y1 => Location: PIN_28, I/O Standard: 2.5 V, Current Strength: Default --- Y0 => Location: PIN_34, I/O Standard: 2.5 V, Current Strength: Default --- E1 => Location: PIN_24, I/O Standard: 2.5 V, Current Strength: Default --- X0 => Location: PIN_25, I/O Standard: 2.5 V, Current Strength: Default --- X1 => Location: PIN_31, I/O Standard: 2.5 V, Current Strength: Default --- E0L => Location: PIN_30, I/O Standard: 2.5 V, Current Strength: Default - - -ARCHITECTURE structure OF Dec2_4 IS -SIGNAL gnd : std_logic := '0'; -SIGNAL vcc : std_logic := '1'; -SIGNAL unknown : std_logic := 'X'; -SIGNAL devoe : std_logic := '1'; -SIGNAL devclrn : std_logic := '1'; -SIGNAL devpor : std_logic := '1'; -SIGNAL ww_devoe : std_logic; -SIGNAL ww_devclrn : std_logic; -SIGNAL ww_devpor : std_logic; -SIGNAL ww_Y3 : std_logic; -SIGNAL ww_E0L : std_logic; -SIGNAL ww_E1 : std_logic; -SIGNAL ww_X1 : std_logic; -SIGNAL ww_X0 : std_logic; -SIGNAL ww_Y2 : std_logic; -SIGNAL ww_Y1 : std_logic; -SIGNAL ww_Y0 : std_logic; -SIGNAL \Y3~output_o\ : std_logic; -SIGNAL \Y2~output_o\ : std_logic; -SIGNAL \Y1~output_o\ : std_logic; -SIGNAL \Y0~output_o\ : std_logic; -SIGNAL \E1~input_o\ : std_logic; -SIGNAL \X1~input_o\ : std_logic; -SIGNAL \X0~input_o\ : std_logic; -SIGNAL \E0L~input_o\ : std_logic; -SIGNAL \inst~combout\ : std_logic; -SIGNAL \inst1~combout\ : std_logic; -SIGNAL \inst3~combout\ : std_logic; -SIGNAL \inst2~combout\ : std_logic; - -COMPONENT hard_block - PORT ( - devoe : IN std_logic; - devclrn : IN std_logic; - devpor : IN std_logic); -END COMPONENT; - -BEGIN - -Y3 <= ww_Y3; -ww_E0L <= E0L; -ww_E1 <= E1; -ww_X1 <= X1; -ww_X0 <= X0; -Y2 <= ww_Y2; -Y1 <= ww_Y1; -Y0 <= ww_Y0; -ww_devoe <= devoe; -ww_devclrn <= devclrn; -ww_devpor <= devpor; -auto_generated_inst : hard_block -PORT MAP ( - devoe => ww_devoe, - devclrn => ww_devclrn, - devpor => ww_devpor); - --- Location: IOOBUF_X0_Y6_N23 -\Y3~output\ : cycloneive_io_obuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - open_drain_output => "false") --- pragma translate_on -PORT MAP ( - i => \inst~combout\, - devoe => ww_devoe, - o => \Y3~output_o\); - --- Location: IOOBUF_X0_Y6_N16 -\Y2~output\ : cycloneive_io_obuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - open_drain_output => "false") --- pragma translate_on -PORT MAP ( - i => \inst1~combout\, - devoe => ww_devoe, - o => \Y2~output_o\); - --- Location: IOOBUF_X0_Y9_N9 -\Y1~output\ : cycloneive_io_obuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - open_drain_output => "false") --- pragma translate_on -PORT MAP ( - i => \inst3~combout\, - devoe => ww_devoe, - o => \Y1~output_o\); - --- Location: IOOBUF_X0_Y5_N16 -\Y0~output\ : cycloneive_io_obuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - open_drain_output => "false") --- pragma translate_on -PORT MAP ( - i => \inst2~combout\, - devoe => ww_devoe, - o => \Y0~output_o\); - --- Location: IOIBUF_X0_Y11_N15 -\E1~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_E1, - o => \E1~input_o\); - --- Location: IOIBUF_X0_Y7_N1 -\X1~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_X1, - o => \X1~input_o\); - --- Location: IOIBUF_X0_Y11_N22 -\X0~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_X0, - o => \X0~input_o\); - --- Location: IOIBUF_X0_Y8_N15 -\E0L~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_E0L, - o => \E0L~input_o\); - --- Location: LCCOMB_X6_Y9_N8 -inst : cycloneive_lcell_comb --- Equation(s): --- \inst~combout\ = (\E1~input_o\ & (!\X1~input_o\ & (!\X0~input_o\ & !\E0L~input_o\))) - --- pragma translate_off -GENERIC MAP ( - lut_mask => "0000000000000010", - sum_lutc_input => "datac") --- pragma translate_on -PORT MAP ( - dataa => \E1~input_o\, - datab => \X1~input_o\, - datac => \X0~input_o\, - datad => \E0L~input_o\, - combout => \inst~combout\); - --- Location: LCCOMB_X6_Y9_N2 -inst1 : cycloneive_lcell_comb --- Equation(s): --- \inst1~combout\ = (\E1~input_o\ & (!\X1~input_o\ & (\X0~input_o\ & !\E0L~input_o\))) - --- pragma translate_off -GENERIC MAP ( - lut_mask => "0000000000100000", - sum_lutc_input => "datac") --- pragma translate_on -PORT MAP ( - dataa => \E1~input_o\, - datab => \X1~input_o\, - datac => \X0~input_o\, - datad => \E0L~input_o\, - combout => \inst1~combout\); - --- Location: LCCOMB_X6_Y9_N28 -inst3 : cycloneive_lcell_comb --- Equation(s): --- \inst3~combout\ = (\E1~input_o\ & (\X1~input_o\ & (\X0~input_o\ & !\E0L~input_o\))) - --- pragma translate_off -GENERIC MAP ( - lut_mask => "0000000010000000", - sum_lutc_input => "datac") --- pragma translate_on -PORT MAP ( - dataa => \E1~input_o\, - datab => \X1~input_o\, - datac => \X0~input_o\, - datad => \E0L~input_o\, - combout => \inst3~combout\); - --- Location: LCCOMB_X6_Y9_N30 -inst2 : cycloneive_lcell_comb --- Equation(s): --- \inst2~combout\ = (\E1~input_o\ & (\X1~input_o\ & (!\X0~input_o\ & !\E0L~input_o\))) - --- pragma translate_off -GENERIC MAP ( - lut_mask => "0000000000001000", - sum_lutc_input => "datac") --- pragma translate_on -PORT MAP ( - dataa => \E1~input_o\, - datab => \X1~input_o\, - datac => \X0~input_o\, - datad => \E0L~input_o\, - combout => \inst2~combout\); - -ww_Y3 <= \Y3~output_o\; - -ww_Y2 <= \Y2~output_o\; - -ww_Y1 <= \Y1~output_o\; - -ww_Y0 <= \Y0~output_o\; -END structure; - - diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo.vo b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo.vo deleted file mode 100644 index cce1ee5..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo.vo +++ /dev/null @@ -1,294 +0,0 @@ -// Copyright (C) 2020 Intel Corporation. All rights reserved. -// Your use of Intel Corporation's design tools, logic functions -// and other software and tools, and any partner logic -// functions, and any output files from any of the foregoing -// (including device programming or simulation files), and any -// associated documentation or information are expressly subject -// to the terms and conditions of the Intel Program License -// Subscription Agreement, the Intel Quartus Prime License Agreement, -// the Intel FPGA IP License Agreement, or other applicable license -// agreement, including, without limitation, that your use is for -// the sole purpose of programming logic devices manufactured by -// Intel and sold by Intel or its authorized distributors. Please -// refer to the applicable agreement for further details, at -// https://fpgasoftware.intel.com/eula. - -// VENDOR "Altera" -// PROGRAM "Quartus Prime" -// VERSION "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" - -// DATE "11/14/2022 21:42:11" - -// -// Device: Altera EP4CE6E22C6 Package TQFP144 -// - -// -// This Verilog file should be used for ModelSim-Altera (Verilog) only -// - -`timescale 1 ps/ 1 ps - -module Dec2_4 ( - Y3, - E0L, - E1, - X1, - X0, - Y2, - Y1, - Y0); -output Y3; -input E0L; -input E1; -input X1; -input X0; -output Y2; -output Y1; -output Y0; - -// Design Ports Information -// Y3 => Location: PIN_33, I/O Standard: 2.5 V, Current Strength: Default -// Y2 => Location: PIN_32, I/O Standard: 2.5 V, Current Strength: Default -// Y1 => Location: PIN_28, I/O Standard: 2.5 V, Current Strength: Default -// Y0 => Location: PIN_34, I/O Standard: 2.5 V, Current Strength: Default -// E1 => Location: PIN_24, I/O Standard: 2.5 V, Current Strength: Default -// X0 => Location: PIN_25, I/O Standard: 2.5 V, Current Strength: Default -// X1 => Location: PIN_31, I/O Standard: 2.5 V, Current Strength: Default -// E0L => Location: PIN_30, I/O Standard: 2.5 V, Current Strength: Default - - -wire gnd; -wire vcc; -wire unknown; - -assign gnd = 1'b0; -assign vcc = 1'b1; -assign unknown = 1'bx; - -tri1 devclrn; -tri1 devpor; -tri1 devoe; -wire \Y3~output_o ; -wire \Y2~output_o ; -wire \Y1~output_o ; -wire \Y0~output_o ; -wire \E1~input_o ; -wire \X1~input_o ; -wire \X0~input_o ; -wire \E0L~input_o ; -wire \inst~combout ; -wire \inst1~combout ; -wire \inst3~combout ; -wire \inst2~combout ; - - -hard_block auto_generated_inst( - .devpor(devpor), - .devclrn(devclrn), - .devoe(devoe)); - -// Location: IOOBUF_X0_Y6_N23 -cycloneive_io_obuf \Y3~output ( - .i(\inst~combout ), - .oe(vcc), - .seriesterminationcontrol(16'b0000000000000000), - .devoe(devoe), - .o(\Y3~output_o ), - .obar()); -// synopsys translate_off -defparam \Y3~output .bus_hold = "false"; -defparam \Y3~output .open_drain_output = "false"; -// synopsys translate_on - -// Location: IOOBUF_X0_Y6_N16 -cycloneive_io_obuf \Y2~output ( - .i(\inst1~combout ), - .oe(vcc), - .seriesterminationcontrol(16'b0000000000000000), - .devoe(devoe), - .o(\Y2~output_o ), - .obar()); -// synopsys translate_off -defparam \Y2~output .bus_hold = "false"; -defparam \Y2~output .open_drain_output = "false"; -// synopsys translate_on - -// Location: IOOBUF_X0_Y9_N9 -cycloneive_io_obuf \Y1~output ( - .i(\inst3~combout ), - .oe(vcc), - .seriesterminationcontrol(16'b0000000000000000), - .devoe(devoe), - .o(\Y1~output_o ), - .obar()); -// synopsys translate_off -defparam \Y1~output .bus_hold = "false"; -defparam \Y1~output .open_drain_output = "false"; -// synopsys translate_on - -// Location: IOOBUF_X0_Y5_N16 -cycloneive_io_obuf \Y0~output ( - .i(\inst2~combout ), - .oe(vcc), - .seriesterminationcontrol(16'b0000000000000000), - .devoe(devoe), - .o(\Y0~output_o ), - .obar()); -// synopsys translate_off -defparam \Y0~output .bus_hold = "false"; -defparam \Y0~output .open_drain_output = "false"; -// synopsys translate_on - -// Location: IOIBUF_X0_Y11_N15 -cycloneive_io_ibuf \E1~input ( - .i(E1), - .ibar(gnd), - .o(\E1~input_o )); -// synopsys translate_off -defparam \E1~input .bus_hold = "false"; -defparam \E1~input .simulate_z_as = "z"; -// synopsys translate_on - -// Location: IOIBUF_X0_Y7_N1 -cycloneive_io_ibuf \X1~input ( - .i(X1), - .ibar(gnd), - .o(\X1~input_o )); -// synopsys translate_off -defparam \X1~input .bus_hold = "false"; -defparam \X1~input .simulate_z_as = "z"; -// synopsys translate_on - -// Location: IOIBUF_X0_Y11_N22 -cycloneive_io_ibuf \X0~input ( - .i(X0), - .ibar(gnd), - .o(\X0~input_o )); -// synopsys translate_off -defparam \X0~input .bus_hold = "false"; -defparam \X0~input .simulate_z_as = "z"; -// synopsys translate_on - -// Location: IOIBUF_X0_Y8_N15 -cycloneive_io_ibuf \E0L~input ( - .i(E0L), - .ibar(gnd), - .o(\E0L~input_o )); -// synopsys translate_off -defparam \E0L~input .bus_hold = "false"; -defparam \E0L~input .simulate_z_as = "z"; -// synopsys translate_on - -// Location: LCCOMB_X6_Y9_N8 -cycloneive_lcell_comb inst( -// Equation(s): -// \inst~combout = (\E1~input_o & (!\X1~input_o & (!\X0~input_o & !\E0L~input_o ))) - - .dataa(\E1~input_o ), - .datab(\X1~input_o ), - .datac(\X0~input_o ), - .datad(\E0L~input_o ), - .cin(gnd), - .combout(\inst~combout ), - .cout()); -// synopsys translate_off -defparam inst.lut_mask = 16'h0002; -defparam inst.sum_lutc_input = "datac"; -// synopsys translate_on - -// Location: LCCOMB_X6_Y9_N2 -cycloneive_lcell_comb inst1( -// Equation(s): -// \inst1~combout = (\E1~input_o & (!\X1~input_o & (\X0~input_o & !\E0L~input_o ))) - - .dataa(\E1~input_o ), - .datab(\X1~input_o ), - .datac(\X0~input_o ), - .datad(\E0L~input_o ), - .cin(gnd), - .combout(\inst1~combout ), - .cout()); -// synopsys translate_off -defparam inst1.lut_mask = 16'h0020; -defparam inst1.sum_lutc_input = "datac"; -// synopsys translate_on - -// Location: LCCOMB_X6_Y9_N28 -cycloneive_lcell_comb inst3( -// Equation(s): -// \inst3~combout = (\E1~input_o & (\X1~input_o & (\X0~input_o & !\E0L~input_o ))) - - .dataa(\E1~input_o ), - .datab(\X1~input_o ), - .datac(\X0~input_o ), - .datad(\E0L~input_o ), - .cin(gnd), - .combout(\inst3~combout ), - .cout()); -// synopsys translate_off -defparam inst3.lut_mask = 16'h0080; -defparam inst3.sum_lutc_input = "datac"; -// synopsys translate_on - -// Location: LCCOMB_X6_Y9_N30 -cycloneive_lcell_comb inst2( -// Equation(s): -// \inst2~combout = (\E1~input_o & (\X1~input_o & (!\X0~input_o & !\E0L~input_o ))) - - .dataa(\E1~input_o ), - .datab(\X1~input_o ), - .datac(\X0~input_o ), - .datad(\E0L~input_o ), - .cin(gnd), - .combout(\inst2~combout ), - .cout()); -// synopsys translate_off -defparam inst2.lut_mask = 16'h0008; -defparam inst2.sum_lutc_input = "datac"; -// synopsys translate_on - -assign Y3 = \Y3~output_o ; - -assign Y2 = \Y2~output_o ; - -assign Y1 = \Y1~output_o ; - -assign Y0 = \Y0~output_o ; - -endmodule - -module hard_block ( - - devpor, - devclrn, - devoe); - -// Design Ports Information -// ~ALTERA_ASDO_DATA1~ => Location: PIN_6, I/O Standard: 2.5 V, Current Strength: Default -// ~ALTERA_FLASH_nCE_nCSO~ => Location: PIN_8, I/O Standard: 2.5 V, Current Strength: Default -// ~ALTERA_DCLK~ => Location: PIN_12, I/O Standard: 2.5 V, Current Strength: Default -// ~ALTERA_DATA0~ => Location: PIN_13, I/O Standard: 2.5 V, Current Strength: Default -// ~ALTERA_nCEO~ => Location: PIN_101, I/O Standard: 2.5 V, Current Strength: 8mA - -input devpor; -input devclrn; -input devoe; - -wire gnd; -wire vcc; -wire unknown; - -assign gnd = 1'b0; -assign vcc = 1'b1; -assign unknown = 1'bx; - -wire \~ALTERA_ASDO_DATA1~~padout ; -wire \~ALTERA_FLASH_nCE_nCSO~~padout ; -wire \~ALTERA_DATA0~~padout ; -wire \~ALTERA_ASDO_DATA1~~ibuf_o ; -wire \~ALTERA_FLASH_nCE_nCSO~~ibuf_o ; -wire \~ALTERA_DATA0~~ibuf_o ; - - -endmodule diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_20221104180429.sim.vwf b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_20221104180429.sim.vwf deleted file mode 100644 index 6e61402..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_20221104180429.sim.vwf +++ /dev/null @@ -1,483 +0,0 @@ -/* -WARNING: Do NOT edit the input and output ports in this file in a text -editor if you plan to continue editing the block that represents it in -the Block Editor! File corruption is VERY likely to occur. -*/ - -/* -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. -*/ - -HEADER -{ - VERSION = 1; - TIME_UNIT = ns; - DATA_OFFSET = 0.0; - DATA_DURATION = 1000.0; - SIMULATION_TIME = 0.0; - GRID_PHASE = 0.0; - GRID_PERIOD = 10.0; - GRID_DUTY_CYCLE = 50; -} - -SIGNAL("E0L") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("E1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X0") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("Y0") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("Y1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("Y2") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("Y3") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("X1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -TRANSITION_LIST("E0L") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - } - } -} - -TRANSITION_LIST("E1") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - } - } -} - -TRANSITION_LIST("X0") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - } - } -} - -TRANSITION_LIST("Y0") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 87.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 100.0; - } - } -} - -TRANSITION_LIST("Y1") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 75.0; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 112.5; - } - } -} - -TRANSITION_LIST("Y2") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 62.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 125.0; - } - } -} - -TRANSITION_LIST("Y3") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 137.5; - } - } -} - -TRANSITION_LIST("X1") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - } - } -} - -DISPLAY_LINE -{ - CHANNEL = "E0L"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 0; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "E1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 1; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 2; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X0"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 3; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y0"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 4; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 5; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y2"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 6; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y3"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 7; - TREE_LEVEL = 0; -} - -TIME_BAR -{ - TIME = 0; - MASTER = TRUE; -} -; diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_20221114162829.sim.vwf b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_20221114162829.sim.vwf deleted file mode 100644 index e0a6706..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_20221114162829.sim.vwf +++ /dev/null @@ -1,787 +0,0 @@ -/* -WARNING: Do NOT edit the input and output ports in this file in a text -editor if you plan to continue editing the block that represents it in -the Block Editor! File corruption is VERY likely to occur. -*/ - -/* -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. -*/ - -HEADER -{ - VERSION = 1; - TIME_UNIT = ns; - DATA_OFFSET = 0.0; - DATA_DURATION = 1000.0; - SIMULATION_TIME = 0.0; - GRID_PHASE = 0.0; - GRID_PERIOD = 10.0; - GRID_DUTY_CYCLE = 50; -} - -SIGNAL("E0L") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("E1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X0") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("Y0") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("Y1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("Y2") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("Y3") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -TRANSITION_LIST("E0L") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 65.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 30.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 30.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 35.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 30.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 45.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - } - } -} - -TRANSITION_LIST("E1") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 30.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 30.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - } - } -} - -TRANSITION_LIST("X0") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 35.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 40.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 35.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 40.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 35.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 30.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - } - } -} - -TRANSITION_LIST("X1") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - } - } -} - -TRANSITION_LIST("Y0") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 80.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 75.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 210.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 45.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 85.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 35.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 70.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 60.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 30.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 40.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 145.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 30.0; - } - } -} - -TRANSITION_LIST("Y1") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 160.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 90.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 40.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 210.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 55.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 65.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 60.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - } - } -} - -TRANSITION_LIST("Y2") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 35.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 180.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 40.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 215.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 155.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 85.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 90.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 55.0; - } - } -} - -TRANSITION_LIST("Y3") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 30.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 80.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 185.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 80.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 70.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 80.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 235.0; - } - } -} - -DISPLAY_LINE -{ - CHANNEL = "E0L"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 0; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "E1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 1; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X0"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 2; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 3; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y0"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 4; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 5; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y2"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 6; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y3"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 7; - TREE_LEVEL = 0; -} - -TIME_BAR -{ - TIME = 0; - MASTER = TRUE; -} -; diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_20221114214232.sim.vwf b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_20221114214232.sim.vwf deleted file mode 100644 index 05e9dd7..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_20221114214232.sim.vwf +++ /dev/null @@ -1,483 +0,0 @@ -/* -WARNING: Do NOT edit the input and output ports in this file in a text -editor if you plan to continue editing the block that represents it in -the Block Editor! File corruption is VERY likely to occur. -*/ - -/* -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. -*/ - -HEADER -{ - VERSION = 1; - TIME_UNIT = ns; - DATA_OFFSET = 0.0; - DATA_DURATION = 1000.0; - SIMULATION_TIME = 0.0; - GRID_PHASE = 0.0; - GRID_PERIOD = 10.0; - GRID_DUTY_CYCLE = 50; -} - -SIGNAL("E0L") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("E1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X0") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("Y0") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("Y1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("Y2") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -SIGNAL("Y3") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -TRANSITION_LIST("E0L") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - } - } -} - -TRANSITION_LIST("E1") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - } - } -} - -TRANSITION_LIST("X0") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - } - } -} - -TRANSITION_LIST("X1") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - } - } -} - -TRANSITION_LIST("Y0") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 125.0; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 62.5; - } - } -} - -TRANSITION_LIST("Y1") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 175.0; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - } - } -} - -TRANSITION_LIST("Y2") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 75.0; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 112.5; - } - } -} - -TRANSITION_LIST("Y3") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 187.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 162.5; - } - } -} - -DISPLAY_LINE -{ - CHANNEL = "E0L"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 0; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "E1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 1; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X0"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 2; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 3; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y0"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 4; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 5; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y2"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 6; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y3"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 7; - TREE_LEVEL = 0; -} - -TIME_BAR -{ - TIME = 0; - MASTER = TRUE; -} -; diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_6_1200mv_0c_slow.vho b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_6_1200mv_0c_slow.vho deleted file mode 100644 index 2f842ec..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_6_1200mv_0c_slow.vho +++ /dev/null @@ -1,328 +0,0 @@ --- Copyright (C) 2020 Intel Corporation. All rights reserved. --- Your use of Intel Corporation's design tools, logic functions --- and other software and tools, and any partner logic --- functions, and any output files from any of the foregoing --- (including device programming or simulation files), and any --- associated documentation or information are expressly subject --- to the terms and conditions of the Intel Program License --- Subscription Agreement, the Intel Quartus Prime License Agreement, --- the Intel FPGA IP License Agreement, or other applicable license --- agreement, including, without limitation, that your use is for --- the sole purpose of programming logic devices manufactured by --- Intel and sold by Intel or its authorized distributors. Please --- refer to the applicable agreement for further details, at --- https://fpgasoftware.intel.com/eula. - --- VENDOR "Altera" --- PROGRAM "Quartus Prime" --- VERSION "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" - --- DATE "11/04/2022 15:08:53" - --- --- Device: Altera EP4CE6E22C6 Package TQFP144 --- - --- --- This VHDL file should be used for ModelSim-Altera (VHDL) only --- - -LIBRARY CYCLONEIVE; -LIBRARY IEEE; -USE CYCLONEIVE.CYCLONEIVE_COMPONENTS.ALL; -USE IEEE.STD_LOGIC_1164.ALL; - -ENTITY hard_block IS - PORT ( - devoe : IN std_logic; - devclrn : IN std_logic; - devpor : IN std_logic - ); -END hard_block; - --- Design Ports Information --- ~ALTERA_ASDO_DATA1~ => Location: PIN_6, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_FLASH_nCE_nCSO~ => Location: PIN_8, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_DCLK~ => Location: PIN_12, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_DATA0~ => Location: PIN_13, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_nCEO~ => Location: PIN_101, I/O Standard: 2.5 V, Current Strength: 8mA - - -ARCHITECTURE structure OF hard_block IS -SIGNAL gnd : std_logic := '0'; -SIGNAL vcc : std_logic := '1'; -SIGNAL unknown : std_logic := 'X'; -SIGNAL ww_devoe : std_logic; -SIGNAL ww_devclrn : std_logic; -SIGNAL ww_devpor : std_logic; -SIGNAL \~ALTERA_ASDO_DATA1~~padout\ : std_logic; -SIGNAL \~ALTERA_FLASH_nCE_nCSO~~padout\ : std_logic; -SIGNAL \~ALTERA_DATA0~~padout\ : std_logic; -SIGNAL \~ALTERA_ASDO_DATA1~~ibuf_o\ : std_logic; -SIGNAL \~ALTERA_FLASH_nCE_nCSO~~ibuf_o\ : std_logic; -SIGNAL \~ALTERA_DATA0~~ibuf_o\ : std_logic; - -BEGIN - -ww_devoe <= devoe; -ww_devclrn <= devclrn; -ww_devpor <= devpor; -END structure; - - -LIBRARY CYCLONEIVE; -LIBRARY IEEE; -USE CYCLONEIVE.CYCLONEIVE_COMPONENTS.ALL; -USE IEEE.STD_LOGIC_1164.ALL; - -ENTITY Dec2_4 IS - PORT ( - Y3 : OUT std_logic; - E0L : IN std_logic; - E1 : IN std_logic; - X1 : IN std_logic; - X0 : IN std_logic; - Y2 : OUT std_logic; - Y1 : OUT std_logic; - Y0 : OUT std_logic - ); -END Dec2_4; - --- Design Ports Information --- Y3 => Location: PIN_33, I/O Standard: 2.5 V, Current Strength: Default --- Y2 => Location: PIN_32, I/O Standard: 2.5 V, Current Strength: Default --- Y1 => Location: PIN_28, I/O Standard: 2.5 V, Current Strength: Default --- Y0 => Location: PIN_34, I/O Standard: 2.5 V, Current Strength: Default --- E1 => Location: PIN_24, I/O Standard: 2.5 V, Current Strength: Default --- X0 => Location: PIN_25, I/O Standard: 2.5 V, Current Strength: Default --- X1 => Location: PIN_31, I/O Standard: 2.5 V, Current Strength: Default --- E0L => Location: PIN_30, I/O Standard: 2.5 V, Current Strength: Default - - -ARCHITECTURE structure OF Dec2_4 IS -SIGNAL gnd : std_logic := '0'; -SIGNAL vcc : std_logic := '1'; -SIGNAL unknown : std_logic := 'X'; -SIGNAL devoe : std_logic := '1'; -SIGNAL devclrn : std_logic := '1'; -SIGNAL devpor : std_logic := '1'; -SIGNAL ww_devoe : std_logic; -SIGNAL ww_devclrn : std_logic; -SIGNAL ww_devpor : std_logic; -SIGNAL ww_Y3 : std_logic; -SIGNAL ww_E0L : std_logic; -SIGNAL ww_E1 : std_logic; -SIGNAL ww_X1 : std_logic; -SIGNAL ww_X0 : std_logic; -SIGNAL ww_Y2 : std_logic; -SIGNAL ww_Y1 : std_logic; -SIGNAL ww_Y0 : std_logic; -SIGNAL \Y3~output_o\ : std_logic; -SIGNAL \Y2~output_o\ : std_logic; -SIGNAL \Y1~output_o\ : std_logic; -SIGNAL \Y0~output_o\ : std_logic; -SIGNAL \E1~input_o\ : std_logic; -SIGNAL \X1~input_o\ : std_logic; -SIGNAL \X0~input_o\ : std_logic; -SIGNAL \E0L~input_o\ : std_logic; -SIGNAL \inst~combout\ : std_logic; -SIGNAL \inst1~combout\ : std_logic; -SIGNAL \inst2~combout\ : std_logic; -SIGNAL \inst3~combout\ : std_logic; - -COMPONENT hard_block - PORT ( - devoe : IN std_logic; - devclrn : IN std_logic; - devpor : IN std_logic); -END COMPONENT; - -BEGIN - -Y3 <= ww_Y3; -ww_E0L <= E0L; -ww_E1 <= E1; -ww_X1 <= X1; -ww_X0 <= X0; -Y2 <= ww_Y2; -Y1 <= ww_Y1; -Y0 <= ww_Y0; -ww_devoe <= devoe; -ww_devclrn <= devclrn; -ww_devpor <= devpor; -auto_generated_inst : hard_block -PORT MAP ( - devoe => ww_devoe, - devclrn => ww_devclrn, - devpor => ww_devpor); - --- Location: IOOBUF_X0_Y6_N23 -\Y3~output\ : cycloneive_io_obuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - open_drain_output => "false") --- pragma translate_on -PORT MAP ( - i => \inst~combout\, - devoe => ww_devoe, - o => \Y3~output_o\); - --- Location: IOOBUF_X0_Y6_N16 -\Y2~output\ : cycloneive_io_obuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - open_drain_output => "false") --- pragma translate_on -PORT MAP ( - i => \inst1~combout\, - devoe => ww_devoe, - o => \Y2~output_o\); - --- Location: IOOBUF_X0_Y9_N9 -\Y1~output\ : cycloneive_io_obuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - open_drain_output => "false") --- pragma translate_on -PORT MAP ( - i => \inst2~combout\, - devoe => ww_devoe, - o => \Y1~output_o\); - --- Location: IOOBUF_X0_Y5_N16 -\Y0~output\ : cycloneive_io_obuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - open_drain_output => "false") --- pragma translate_on -PORT MAP ( - i => \inst3~combout\, - devoe => ww_devoe, - o => \Y0~output_o\); - --- Location: IOIBUF_X0_Y11_N15 -\E1~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_E1, - o => \E1~input_o\); - --- Location: IOIBUF_X0_Y7_N1 -\X1~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_X1, - o => \X1~input_o\); - --- Location: IOIBUF_X0_Y11_N22 -\X0~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_X0, - o => \X0~input_o\); - --- Location: IOIBUF_X0_Y8_N15 -\E0L~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_E0L, - o => \E0L~input_o\); - --- Location: LCCOMB_X6_Y9_N8 -inst : cycloneive_lcell_comb --- Equation(s): --- \inst~combout\ = (\E1~input_o\ & (!\X1~input_o\ & (!\X0~input_o\ & !\E0L~input_o\))) - --- pragma translate_off -GENERIC MAP ( - lut_mask => "0000000000000010", - sum_lutc_input => "datac") --- pragma translate_on -PORT MAP ( - dataa => \E1~input_o\, - datab => \X1~input_o\, - datac => \X0~input_o\, - datad => \E0L~input_o\, - combout => \inst~combout\); - --- Location: LCCOMB_X6_Y9_N2 -inst1 : cycloneive_lcell_comb --- Equation(s): --- \inst1~combout\ = (\E1~input_o\ & (!\X1~input_o\ & (\X0~input_o\ & !\E0L~input_o\))) - --- pragma translate_off -GENERIC MAP ( - lut_mask => "0000000000100000", - sum_lutc_input => "datac") --- pragma translate_on -PORT MAP ( - dataa => \E1~input_o\, - datab => \X1~input_o\, - datac => \X0~input_o\, - datad => \E0L~input_o\, - combout => \inst1~combout\); - --- Location: LCCOMB_X6_Y9_N28 -inst2 : cycloneive_lcell_comb --- Equation(s): --- \inst2~combout\ = (\E1~input_o\ & (\X1~input_o\ & (!\X0~input_o\ & !\E0L~input_o\))) - --- pragma translate_off -GENERIC MAP ( - lut_mask => "0000000000001000", - sum_lutc_input => "datac") --- pragma translate_on -PORT MAP ( - dataa => \E1~input_o\, - datab => \X1~input_o\, - datac => \X0~input_o\, - datad => \E0L~input_o\, - combout => \inst2~combout\); - --- Location: LCCOMB_X6_Y9_N30 -inst3 : cycloneive_lcell_comb --- Equation(s): --- \inst3~combout\ = (\E1~input_o\ & (\X1~input_o\ & (\X0~input_o\ & !\E0L~input_o\))) - --- pragma translate_off -GENERIC MAP ( - lut_mask => "0000000010000000", - sum_lutc_input => "datac") --- pragma translate_on -PORT MAP ( - dataa => \E1~input_o\, - datab => \X1~input_o\, - datac => \X0~input_o\, - datad => \E0L~input_o\, - combout => \inst3~combout\); - -ww_Y3 <= \Y3~output_o\; - -ww_Y2 <= \Y2~output_o\; - -ww_Y1 <= \Y1~output_o\; - -ww_Y0 <= \Y0~output_o\; -END structure; - - diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_6_1200mv_0c_vhd_slow.sdo b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_6_1200mv_0c_vhd_slow.sdo deleted file mode 100644 index 9a86ad6..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_6_1200mv_0c_vhd_slow.sdo +++ /dev/null @@ -1,180 +0,0 @@ -// Copyright (C) 2020 Intel Corporation. All rights reserved. -// Your use of Intel Corporation's design tools, logic functions -// and other software and tools, and any partner logic -// functions, and any output files from any of the foregoing -// (including device programming or simulation files), and any -// associated documentation or information are expressly subject -// to the terms and conditions of the Intel Program License -// Subscription Agreement, the Intel Quartus Prime License Agreement, -// the Intel FPGA IP License Agreement, or other applicable license -// agreement, including, without limitation, that your use is for -// the sole purpose of programming logic devices manufactured by -// Intel and sold by Intel or its authorized distributors. Please -// refer to the applicable agreement for further details, at -// https://fpgasoftware.intel.com/eula. - - -// -// Device: Altera EP4CE6E22C6 Package TQFP144 -// - -// -// This file contains Slow Corner delays for the design using part EP4CE6E22C6, -// with speed grade 6, core voltage 1.2VmV, and temperature 0 Celsius -// - -// -// This SDF file should be used for ModelSim-Altera (VHDL) only -// - -(DELAYFILE - (SDFVERSION "2.1") - (DESIGN "Dec2_4") - (DATE "11/04/2022 15:08:53") - (VENDOR "Altera") - (PROGRAM "Quartus Prime") - (VERSION "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition") - (DIVIDER .) - (TIMESCALE 1 ps) - - (CELL - (CELLTYPE "cycloneive_io_obuf") - (INSTANCE \\Y3\~output\\) - (DELAY - (ABSOLUTE - (PORT i (941:941:941) (908:908:908)) - (IOPATH i o (2225:2225:2225) (2220:2220:2220)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_obuf") - (INSTANCE \\Y2\~output\\) - (DELAY - (ABSOLUTE - (PORT i (927:927:927) (894:894:894)) - (IOPATH i o (2225:2225:2225) (2220:2220:2220)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_obuf") - (INSTANCE \\Y1\~output\\) - (DELAY - (ABSOLUTE - (PORT i (622:622:622) (573:573:573)) - (IOPATH i o (2330:2330:2330) (2303:2303:2303)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_obuf") - (INSTANCE \\Y0\~output\\) - (DELAY - (ABSOLUTE - (PORT i (925:925:925) (885:885:885)) - (IOPATH i o (2225:2225:2225) (2220:2220:2220)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_ibuf") - (INSTANCE \\E1\~input\\) - (DELAY - (ABSOLUTE - (IOPATH i o (581:581:581) (723:723:723)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_ibuf") - (INSTANCE \\X1\~input\\) - (DELAY - (ABSOLUTE - (IOPATH i o (581:581:581) (723:723:723)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_ibuf") - (INSTANCE \\X0\~input\\) - (DELAY - (ABSOLUTE - (IOPATH i o (581:581:581) (723:723:723)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_ibuf") - (INSTANCE \\E0L\~input\\) - (DELAY - (ABSOLUTE - (IOPATH i o (581:581:581) (723:723:723)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_lcell_comb") - (INSTANCE inst) - (DELAY - (ABSOLUTE - (PORT dataa (791:791:791) (815:815:815)) - (PORT datab (2629:2629:2629) (2810:2810:2810)) - (PORT datac (720:720:720) (756:756:756)) - (PORT datad (2649:2649:2649) (2850:2850:2850)) - (IOPATH dataa combout (318:318:318) (307:307:307)) - (IOPATH datab combout (336:336:336) (337:337:337)) - (IOPATH datac combout (218:218:218) (215:215:215)) - (IOPATH datad combout (119:119:119) (106:106:106)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_lcell_comb") - (INSTANCE inst1) - (DELAY - (ABSOLUTE - (PORT dataa (788:788:788) (814:814:814)) - (PORT datab (2629:2629:2629) (2814:2814:2814)) - (PORT datac (723:723:723) (757:757:757)) - (PORT datad (2649:2649:2649) (2853:2853:2853)) - (IOPATH dataa combout (307:307:307) (280:280:280)) - (IOPATH datab combout (325:325:325) (332:332:332)) - (IOPATH datac combout (220:220:220) (215:215:215)) - (IOPATH datad combout (119:119:119) (106:106:106)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_lcell_comb") - (INSTANCE inst2) - (DELAY - (ABSOLUTE - (PORT dataa (797:797:797) (819:819:819)) - (PORT datab (2628:2628:2628) (2810:2810:2810)) - (PORT datac (719:719:719) (754:754:754)) - (PORT datad (2647:2647:2647) (2849:2849:2849)) - (IOPATH dataa combout (300:300:300) (323:323:323)) - (IOPATH datab combout (306:306:306) (324:324:324)) - (IOPATH datac combout (218:218:218) (215:215:215)) - (IOPATH datad combout (119:119:119) (106:106:106)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_lcell_comb") - (INSTANCE inst3) - (DELAY - (ABSOLUTE - (PORT dataa (798:798:798) (819:819:819)) - (PORT datab (2628:2628:2628) (2810:2810:2810)) - (PORT datac (719:719:719) (754:754:754)) - (PORT datad (2648:2648:2648) (2849:2849:2849)) - (IOPATH dataa combout (290:290:290) (306:306:306)) - (IOPATH datab combout (295:295:295) (300:300:300)) - (IOPATH datac combout (220:220:220) (215:215:215)) - (IOPATH datad combout (119:119:119) (106:106:106)) - ) - ) - ) -) diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_6_1200mv_85c_slow.vho b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_6_1200mv_85c_slow.vho deleted file mode 100644 index 2f842ec..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_6_1200mv_85c_slow.vho +++ /dev/null @@ -1,328 +0,0 @@ --- Copyright (C) 2020 Intel Corporation. All rights reserved. --- Your use of Intel Corporation's design tools, logic functions --- and other software and tools, and any partner logic --- functions, and any output files from any of the foregoing --- (including device programming or simulation files), and any --- associated documentation or information are expressly subject --- to the terms and conditions of the Intel Program License --- Subscription Agreement, the Intel Quartus Prime License Agreement, --- the Intel FPGA IP License Agreement, or other applicable license --- agreement, including, without limitation, that your use is for --- the sole purpose of programming logic devices manufactured by --- Intel and sold by Intel or its authorized distributors. Please --- refer to the applicable agreement for further details, at --- https://fpgasoftware.intel.com/eula. - --- VENDOR "Altera" --- PROGRAM "Quartus Prime" --- VERSION "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" - --- DATE "11/04/2022 15:08:53" - --- --- Device: Altera EP4CE6E22C6 Package TQFP144 --- - --- --- This VHDL file should be used for ModelSim-Altera (VHDL) only --- - -LIBRARY CYCLONEIVE; -LIBRARY IEEE; -USE CYCLONEIVE.CYCLONEIVE_COMPONENTS.ALL; -USE IEEE.STD_LOGIC_1164.ALL; - -ENTITY hard_block IS - PORT ( - devoe : IN std_logic; - devclrn : IN std_logic; - devpor : IN std_logic - ); -END hard_block; - --- Design Ports Information --- ~ALTERA_ASDO_DATA1~ => Location: PIN_6, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_FLASH_nCE_nCSO~ => Location: PIN_8, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_DCLK~ => Location: PIN_12, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_DATA0~ => Location: PIN_13, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_nCEO~ => Location: PIN_101, I/O Standard: 2.5 V, Current Strength: 8mA - - -ARCHITECTURE structure OF hard_block IS -SIGNAL gnd : std_logic := '0'; -SIGNAL vcc : std_logic := '1'; -SIGNAL unknown : std_logic := 'X'; -SIGNAL ww_devoe : std_logic; -SIGNAL ww_devclrn : std_logic; -SIGNAL ww_devpor : std_logic; -SIGNAL \~ALTERA_ASDO_DATA1~~padout\ : std_logic; -SIGNAL \~ALTERA_FLASH_nCE_nCSO~~padout\ : std_logic; -SIGNAL \~ALTERA_DATA0~~padout\ : std_logic; -SIGNAL \~ALTERA_ASDO_DATA1~~ibuf_o\ : std_logic; -SIGNAL \~ALTERA_FLASH_nCE_nCSO~~ibuf_o\ : std_logic; -SIGNAL \~ALTERA_DATA0~~ibuf_o\ : std_logic; - -BEGIN - -ww_devoe <= devoe; -ww_devclrn <= devclrn; -ww_devpor <= devpor; -END structure; - - -LIBRARY CYCLONEIVE; -LIBRARY IEEE; -USE CYCLONEIVE.CYCLONEIVE_COMPONENTS.ALL; -USE IEEE.STD_LOGIC_1164.ALL; - -ENTITY Dec2_4 IS - PORT ( - Y3 : OUT std_logic; - E0L : IN std_logic; - E1 : IN std_logic; - X1 : IN std_logic; - X0 : IN std_logic; - Y2 : OUT std_logic; - Y1 : OUT std_logic; - Y0 : OUT std_logic - ); -END Dec2_4; - --- Design Ports Information --- Y3 => Location: PIN_33, I/O Standard: 2.5 V, Current Strength: Default --- Y2 => Location: PIN_32, I/O Standard: 2.5 V, Current Strength: Default --- Y1 => Location: PIN_28, I/O Standard: 2.5 V, Current Strength: Default --- Y0 => Location: PIN_34, I/O Standard: 2.5 V, Current Strength: Default --- E1 => Location: PIN_24, I/O Standard: 2.5 V, Current Strength: Default --- X0 => Location: PIN_25, I/O Standard: 2.5 V, Current Strength: Default --- X1 => Location: PIN_31, I/O Standard: 2.5 V, Current Strength: Default --- E0L => Location: PIN_30, I/O Standard: 2.5 V, Current Strength: Default - - -ARCHITECTURE structure OF Dec2_4 IS -SIGNAL gnd : std_logic := '0'; -SIGNAL vcc : std_logic := '1'; -SIGNAL unknown : std_logic := 'X'; -SIGNAL devoe : std_logic := '1'; -SIGNAL devclrn : std_logic := '1'; -SIGNAL devpor : std_logic := '1'; -SIGNAL ww_devoe : std_logic; -SIGNAL ww_devclrn : std_logic; -SIGNAL ww_devpor : std_logic; -SIGNAL ww_Y3 : std_logic; -SIGNAL ww_E0L : std_logic; -SIGNAL ww_E1 : std_logic; -SIGNAL ww_X1 : std_logic; -SIGNAL ww_X0 : std_logic; -SIGNAL ww_Y2 : std_logic; -SIGNAL ww_Y1 : std_logic; -SIGNAL ww_Y0 : std_logic; -SIGNAL \Y3~output_o\ : std_logic; -SIGNAL \Y2~output_o\ : std_logic; -SIGNAL \Y1~output_o\ : std_logic; -SIGNAL \Y0~output_o\ : std_logic; -SIGNAL \E1~input_o\ : std_logic; -SIGNAL \X1~input_o\ : std_logic; -SIGNAL \X0~input_o\ : std_logic; -SIGNAL \E0L~input_o\ : std_logic; -SIGNAL \inst~combout\ : std_logic; -SIGNAL \inst1~combout\ : std_logic; -SIGNAL \inst2~combout\ : std_logic; -SIGNAL \inst3~combout\ : std_logic; - -COMPONENT hard_block - PORT ( - devoe : IN std_logic; - devclrn : IN std_logic; - devpor : IN std_logic); -END COMPONENT; - -BEGIN - -Y3 <= ww_Y3; -ww_E0L <= E0L; -ww_E1 <= E1; -ww_X1 <= X1; -ww_X0 <= X0; -Y2 <= ww_Y2; -Y1 <= ww_Y1; -Y0 <= ww_Y0; -ww_devoe <= devoe; -ww_devclrn <= devclrn; -ww_devpor <= devpor; -auto_generated_inst : hard_block -PORT MAP ( - devoe => ww_devoe, - devclrn => ww_devclrn, - devpor => ww_devpor); - --- Location: IOOBUF_X0_Y6_N23 -\Y3~output\ : cycloneive_io_obuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - open_drain_output => "false") --- pragma translate_on -PORT MAP ( - i => \inst~combout\, - devoe => ww_devoe, - o => \Y3~output_o\); - --- Location: IOOBUF_X0_Y6_N16 -\Y2~output\ : cycloneive_io_obuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - open_drain_output => "false") --- pragma translate_on -PORT MAP ( - i => \inst1~combout\, - devoe => ww_devoe, - o => \Y2~output_o\); - --- Location: IOOBUF_X0_Y9_N9 -\Y1~output\ : cycloneive_io_obuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - open_drain_output => "false") --- pragma translate_on -PORT MAP ( - i => \inst2~combout\, - devoe => ww_devoe, - o => \Y1~output_o\); - --- Location: IOOBUF_X0_Y5_N16 -\Y0~output\ : cycloneive_io_obuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - open_drain_output => "false") --- pragma translate_on -PORT MAP ( - i => \inst3~combout\, - devoe => ww_devoe, - o => \Y0~output_o\); - --- Location: IOIBUF_X0_Y11_N15 -\E1~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_E1, - o => \E1~input_o\); - --- Location: IOIBUF_X0_Y7_N1 -\X1~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_X1, - o => \X1~input_o\); - --- Location: IOIBUF_X0_Y11_N22 -\X0~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_X0, - o => \X0~input_o\); - --- Location: IOIBUF_X0_Y8_N15 -\E0L~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_E0L, - o => \E0L~input_o\); - --- Location: LCCOMB_X6_Y9_N8 -inst : cycloneive_lcell_comb --- Equation(s): --- \inst~combout\ = (\E1~input_o\ & (!\X1~input_o\ & (!\X0~input_o\ & !\E0L~input_o\))) - --- pragma translate_off -GENERIC MAP ( - lut_mask => "0000000000000010", - sum_lutc_input => "datac") --- pragma translate_on -PORT MAP ( - dataa => \E1~input_o\, - datab => \X1~input_o\, - datac => \X0~input_o\, - datad => \E0L~input_o\, - combout => \inst~combout\); - --- Location: LCCOMB_X6_Y9_N2 -inst1 : cycloneive_lcell_comb --- Equation(s): --- \inst1~combout\ = (\E1~input_o\ & (!\X1~input_o\ & (\X0~input_o\ & !\E0L~input_o\))) - --- pragma translate_off -GENERIC MAP ( - lut_mask => "0000000000100000", - sum_lutc_input => "datac") --- pragma translate_on -PORT MAP ( - dataa => \E1~input_o\, - datab => \X1~input_o\, - datac => \X0~input_o\, - datad => \E0L~input_o\, - combout => \inst1~combout\); - --- Location: LCCOMB_X6_Y9_N28 -inst2 : cycloneive_lcell_comb --- Equation(s): --- \inst2~combout\ = (\E1~input_o\ & (\X1~input_o\ & (!\X0~input_o\ & !\E0L~input_o\))) - --- pragma translate_off -GENERIC MAP ( - lut_mask => "0000000000001000", - sum_lutc_input => "datac") --- pragma translate_on -PORT MAP ( - dataa => \E1~input_o\, - datab => \X1~input_o\, - datac => \X0~input_o\, - datad => \E0L~input_o\, - combout => \inst2~combout\); - --- Location: LCCOMB_X6_Y9_N30 -inst3 : cycloneive_lcell_comb --- Equation(s): --- \inst3~combout\ = (\E1~input_o\ & (\X1~input_o\ & (\X0~input_o\ & !\E0L~input_o\))) - --- pragma translate_off -GENERIC MAP ( - lut_mask => "0000000010000000", - sum_lutc_input => "datac") --- pragma translate_on -PORT MAP ( - dataa => \E1~input_o\, - datab => \X1~input_o\, - datac => \X0~input_o\, - datad => \E0L~input_o\, - combout => \inst3~combout\); - -ww_Y3 <= \Y3~output_o\; - -ww_Y2 <= \Y2~output_o\; - -ww_Y1 <= \Y1~output_o\; - -ww_Y0 <= \Y0~output_o\; -END structure; - - diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_6_1200mv_85c_vhd_slow.sdo b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_6_1200mv_85c_vhd_slow.sdo deleted file mode 100644 index 6aae15c..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_6_1200mv_85c_vhd_slow.sdo +++ /dev/null @@ -1,180 +0,0 @@ -// Copyright (C) 2020 Intel Corporation. All rights reserved. -// Your use of Intel Corporation's design tools, logic functions -// and other software and tools, and any partner logic -// functions, and any output files from any of the foregoing -// (including device programming or simulation files), and any -// associated documentation or information are expressly subject -// to the terms and conditions of the Intel Program License -// Subscription Agreement, the Intel Quartus Prime License Agreement, -// the Intel FPGA IP License Agreement, or other applicable license -// agreement, including, without limitation, that your use is for -// the sole purpose of programming logic devices manufactured by -// Intel and sold by Intel or its authorized distributors. Please -// refer to the applicable agreement for further details, at -// https://fpgasoftware.intel.com/eula. - - -// -// Device: Altera EP4CE6E22C6 Package TQFP144 -// - -// -// This file contains Slow Corner delays for the design using part EP4CE6E22C6, -// with speed grade 6, core voltage 1.2VmV, and temperature 85 Celsius -// - -// -// This SDF file should be used for ModelSim-Altera (VHDL) only -// - -(DELAYFILE - (SDFVERSION "2.1") - (DESIGN "Dec2_4") - (DATE "11/04/2022 15:08:53") - (VENDOR "Altera") - (PROGRAM "Quartus Prime") - (VERSION "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition") - (DIVIDER .) - (TIMESCALE 1 ps) - - (CELL - (CELLTYPE "cycloneive_io_obuf") - (INSTANCE \\Y3\~output\\) - (DELAY - (ABSOLUTE - (PORT i (1004:1004:1004) (1006:1006:1006)) - (IOPATH i o (2533:2533:2533) (2516:2516:2516)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_obuf") - (INSTANCE \\Y2\~output\\) - (DELAY - (ABSOLUTE - (PORT i (991:991:991) (1012:1012:1012)) - (IOPATH i o (2533:2533:2533) (2516:2516:2516)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_obuf") - (INSTANCE \\Y1\~output\\) - (DELAY - (ABSOLUTE - (PORT i (661:661:661) (653:653:653)) - (IOPATH i o (2627:2627:2627) (2603:2603:2603)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_obuf") - (INSTANCE \\Y0\~output\\) - (DELAY - (ABSOLUTE - (PORT i (991:991:991) (984:984:984)) - (IOPATH i o (2533:2533:2533) (2516:2516:2516)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_ibuf") - (INSTANCE \\E1\~input\\) - (DELAY - (ABSOLUTE - (IOPATH i o (596:596:596) (761:761:761)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_ibuf") - (INSTANCE \\X1\~input\\) - (DELAY - (ABSOLUTE - (IOPATH i o (596:596:596) (761:761:761)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_ibuf") - (INSTANCE \\X0\~input\\) - (DELAY - (ABSOLUTE - (IOPATH i o (596:596:596) (761:761:761)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_ibuf") - (INSTANCE \\E0L\~input\\) - (DELAY - (ABSOLUTE - (IOPATH i o (596:596:596) (761:761:761)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_lcell_comb") - (INSTANCE inst) - (DELAY - (ABSOLUTE - (PORT dataa (882:882:882) (893:893:893)) - (PORT datab (3049:3049:3049) (3301:3301:3301)) - (PORT datac (803:803:803) (816:816:816)) - (PORT datad (3063:3063:3063) (3333:3333:3333)) - (IOPATH dataa combout (354:354:354) (349:349:349)) - (IOPATH datab combout (381:381:381) (380:380:380)) - (IOPATH datac combout (241:241:241) (241:241:241)) - (IOPATH datad combout (130:130:130) (120:120:120)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_lcell_comb") - (INSTANCE inst1) - (DELAY - (ABSOLUTE - (PORT dataa (879:879:879) (890:890:890)) - (PORT datab (3049:3049:3049) (3305:3305:3305)) - (PORT datac (806:806:806) (817:817:817)) - (PORT datad (3063:3063:3063) (3336:3336:3336)) - (IOPATH dataa combout (341:341:341) (319:319:319)) - (IOPATH datab combout (365:365:365) (373:373:373)) - (IOPATH datac combout (243:243:243) (241:241:241)) - (IOPATH datad combout (130:130:130) (120:120:120)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_lcell_comb") - (INSTANCE inst2) - (DELAY - (ABSOLUTE - (PORT dataa (889:889:889) (899:899:899)) - (PORT datab (3049:3049:3049) (3301:3301:3301)) - (PORT datac (801:801:801) (812:812:812)) - (PORT datad (3061:3061:3061) (3332:3332:3332)) - (IOPATH dataa combout (339:339:339) (367:367:367)) - (IOPATH datab combout (344:344:344) (369:369:369)) - (IOPATH datac combout (241:241:241) (241:241:241)) - (IOPATH datad combout (130:130:130) (120:120:120)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_lcell_comb") - (INSTANCE inst3) - (DELAY - (ABSOLUTE - (PORT dataa (890:890:890) (900:900:900)) - (PORT datab (3049:3049:3049) (3301:3301:3301)) - (PORT datac (801:801:801) (811:811:811)) - (PORT datad (3061:3061:3061) (3332:3332:3332)) - (IOPATH dataa combout (327:327:327) (347:347:347)) - (IOPATH datab combout (331:331:331) (342:342:342)) - (IOPATH datac combout (243:243:243) (241:241:241)) - (IOPATH datad combout (130:130:130) (120:120:120)) - ) - ) - ) -) diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_min_1200mv_0c_fast.vho b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_min_1200mv_0c_fast.vho deleted file mode 100644 index 2f842ec..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_min_1200mv_0c_fast.vho +++ /dev/null @@ -1,328 +0,0 @@ --- Copyright (C) 2020 Intel Corporation. All rights reserved. --- Your use of Intel Corporation's design tools, logic functions --- and other software and tools, and any partner logic --- functions, and any output files from any of the foregoing --- (including device programming or simulation files), and any --- associated documentation or information are expressly subject --- to the terms and conditions of the Intel Program License --- Subscription Agreement, the Intel Quartus Prime License Agreement, --- the Intel FPGA IP License Agreement, or other applicable license --- agreement, including, without limitation, that your use is for --- the sole purpose of programming logic devices manufactured by --- Intel and sold by Intel or its authorized distributors. Please --- refer to the applicable agreement for further details, at --- https://fpgasoftware.intel.com/eula. - --- VENDOR "Altera" --- PROGRAM "Quartus Prime" --- VERSION "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" - --- DATE "11/04/2022 15:08:53" - --- --- Device: Altera EP4CE6E22C6 Package TQFP144 --- - --- --- This VHDL file should be used for ModelSim-Altera (VHDL) only --- - -LIBRARY CYCLONEIVE; -LIBRARY IEEE; -USE CYCLONEIVE.CYCLONEIVE_COMPONENTS.ALL; -USE IEEE.STD_LOGIC_1164.ALL; - -ENTITY hard_block IS - PORT ( - devoe : IN std_logic; - devclrn : IN std_logic; - devpor : IN std_logic - ); -END hard_block; - --- Design Ports Information --- ~ALTERA_ASDO_DATA1~ => Location: PIN_6, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_FLASH_nCE_nCSO~ => Location: PIN_8, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_DCLK~ => Location: PIN_12, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_DATA0~ => Location: PIN_13, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_nCEO~ => Location: PIN_101, I/O Standard: 2.5 V, Current Strength: 8mA - - -ARCHITECTURE structure OF hard_block IS -SIGNAL gnd : std_logic := '0'; -SIGNAL vcc : std_logic := '1'; -SIGNAL unknown : std_logic := 'X'; -SIGNAL ww_devoe : std_logic; -SIGNAL ww_devclrn : std_logic; -SIGNAL ww_devpor : std_logic; -SIGNAL \~ALTERA_ASDO_DATA1~~padout\ : std_logic; -SIGNAL \~ALTERA_FLASH_nCE_nCSO~~padout\ : std_logic; -SIGNAL \~ALTERA_DATA0~~padout\ : std_logic; -SIGNAL \~ALTERA_ASDO_DATA1~~ibuf_o\ : std_logic; -SIGNAL \~ALTERA_FLASH_nCE_nCSO~~ibuf_o\ : std_logic; -SIGNAL \~ALTERA_DATA0~~ibuf_o\ : std_logic; - -BEGIN - -ww_devoe <= devoe; -ww_devclrn <= devclrn; -ww_devpor <= devpor; -END structure; - - -LIBRARY CYCLONEIVE; -LIBRARY IEEE; -USE CYCLONEIVE.CYCLONEIVE_COMPONENTS.ALL; -USE IEEE.STD_LOGIC_1164.ALL; - -ENTITY Dec2_4 IS - PORT ( - Y3 : OUT std_logic; - E0L : IN std_logic; - E1 : IN std_logic; - X1 : IN std_logic; - X0 : IN std_logic; - Y2 : OUT std_logic; - Y1 : OUT std_logic; - Y0 : OUT std_logic - ); -END Dec2_4; - --- Design Ports Information --- Y3 => Location: PIN_33, I/O Standard: 2.5 V, Current Strength: Default --- Y2 => Location: PIN_32, I/O Standard: 2.5 V, Current Strength: Default --- Y1 => Location: PIN_28, I/O Standard: 2.5 V, Current Strength: Default --- Y0 => Location: PIN_34, I/O Standard: 2.5 V, Current Strength: Default --- E1 => Location: PIN_24, I/O Standard: 2.5 V, Current Strength: Default --- X0 => Location: PIN_25, I/O Standard: 2.5 V, Current Strength: Default --- X1 => Location: PIN_31, I/O Standard: 2.5 V, Current Strength: Default --- E0L => Location: PIN_30, I/O Standard: 2.5 V, Current Strength: Default - - -ARCHITECTURE structure OF Dec2_4 IS -SIGNAL gnd : std_logic := '0'; -SIGNAL vcc : std_logic := '1'; -SIGNAL unknown : std_logic := 'X'; -SIGNAL devoe : std_logic := '1'; -SIGNAL devclrn : std_logic := '1'; -SIGNAL devpor : std_logic := '1'; -SIGNAL ww_devoe : std_logic; -SIGNAL ww_devclrn : std_logic; -SIGNAL ww_devpor : std_logic; -SIGNAL ww_Y3 : std_logic; -SIGNAL ww_E0L : std_logic; -SIGNAL ww_E1 : std_logic; -SIGNAL ww_X1 : std_logic; -SIGNAL ww_X0 : std_logic; -SIGNAL ww_Y2 : std_logic; -SIGNAL ww_Y1 : std_logic; -SIGNAL ww_Y0 : std_logic; -SIGNAL \Y3~output_o\ : std_logic; -SIGNAL \Y2~output_o\ : std_logic; -SIGNAL \Y1~output_o\ : std_logic; -SIGNAL \Y0~output_o\ : std_logic; -SIGNAL \E1~input_o\ : std_logic; -SIGNAL \X1~input_o\ : std_logic; -SIGNAL \X0~input_o\ : std_logic; -SIGNAL \E0L~input_o\ : std_logic; -SIGNAL \inst~combout\ : std_logic; -SIGNAL \inst1~combout\ : std_logic; -SIGNAL \inst2~combout\ : std_logic; -SIGNAL \inst3~combout\ : std_logic; - -COMPONENT hard_block - PORT ( - devoe : IN std_logic; - devclrn : IN std_logic; - devpor : IN std_logic); -END COMPONENT; - -BEGIN - -Y3 <= ww_Y3; -ww_E0L <= E0L; -ww_E1 <= E1; -ww_X1 <= X1; -ww_X0 <= X0; -Y2 <= ww_Y2; -Y1 <= ww_Y1; -Y0 <= ww_Y0; -ww_devoe <= devoe; -ww_devclrn <= devclrn; -ww_devpor <= devpor; -auto_generated_inst : hard_block -PORT MAP ( - devoe => ww_devoe, - devclrn => ww_devclrn, - devpor => ww_devpor); - --- Location: IOOBUF_X0_Y6_N23 -\Y3~output\ : cycloneive_io_obuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - open_drain_output => "false") --- pragma translate_on -PORT MAP ( - i => \inst~combout\, - devoe => ww_devoe, - o => \Y3~output_o\); - --- Location: IOOBUF_X0_Y6_N16 -\Y2~output\ : cycloneive_io_obuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - open_drain_output => "false") --- pragma translate_on -PORT MAP ( - i => \inst1~combout\, - devoe => ww_devoe, - o => \Y2~output_o\); - --- Location: IOOBUF_X0_Y9_N9 -\Y1~output\ : cycloneive_io_obuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - open_drain_output => "false") --- pragma translate_on -PORT MAP ( - i => \inst2~combout\, - devoe => ww_devoe, - o => \Y1~output_o\); - --- Location: IOOBUF_X0_Y5_N16 -\Y0~output\ : cycloneive_io_obuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - open_drain_output => "false") --- pragma translate_on -PORT MAP ( - i => \inst3~combout\, - devoe => ww_devoe, - o => \Y0~output_o\); - --- Location: IOIBUF_X0_Y11_N15 -\E1~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_E1, - o => \E1~input_o\); - --- Location: IOIBUF_X0_Y7_N1 -\X1~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_X1, - o => \X1~input_o\); - --- Location: IOIBUF_X0_Y11_N22 -\X0~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_X0, - o => \X0~input_o\); - --- Location: IOIBUF_X0_Y8_N15 -\E0L~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_E0L, - o => \E0L~input_o\); - --- Location: LCCOMB_X6_Y9_N8 -inst : cycloneive_lcell_comb --- Equation(s): --- \inst~combout\ = (\E1~input_o\ & (!\X1~input_o\ & (!\X0~input_o\ & !\E0L~input_o\))) - --- pragma translate_off -GENERIC MAP ( - lut_mask => "0000000000000010", - sum_lutc_input => "datac") --- pragma translate_on -PORT MAP ( - dataa => \E1~input_o\, - datab => \X1~input_o\, - datac => \X0~input_o\, - datad => \E0L~input_o\, - combout => \inst~combout\); - --- Location: LCCOMB_X6_Y9_N2 -inst1 : cycloneive_lcell_comb --- Equation(s): --- \inst1~combout\ = (\E1~input_o\ & (!\X1~input_o\ & (\X0~input_o\ & !\E0L~input_o\))) - --- pragma translate_off -GENERIC MAP ( - lut_mask => "0000000000100000", - sum_lutc_input => "datac") --- pragma translate_on -PORT MAP ( - dataa => \E1~input_o\, - datab => \X1~input_o\, - datac => \X0~input_o\, - datad => \E0L~input_o\, - combout => \inst1~combout\); - --- Location: LCCOMB_X6_Y9_N28 -inst2 : cycloneive_lcell_comb --- Equation(s): --- \inst2~combout\ = (\E1~input_o\ & (\X1~input_o\ & (!\X0~input_o\ & !\E0L~input_o\))) - --- pragma translate_off -GENERIC MAP ( - lut_mask => "0000000000001000", - sum_lutc_input => "datac") --- pragma translate_on -PORT MAP ( - dataa => \E1~input_o\, - datab => \X1~input_o\, - datac => \X0~input_o\, - datad => \E0L~input_o\, - combout => \inst2~combout\); - --- Location: LCCOMB_X6_Y9_N30 -inst3 : cycloneive_lcell_comb --- Equation(s): --- \inst3~combout\ = (\E1~input_o\ & (\X1~input_o\ & (\X0~input_o\ & !\E0L~input_o\))) - --- pragma translate_off -GENERIC MAP ( - lut_mask => "0000000010000000", - sum_lutc_input => "datac") --- pragma translate_on -PORT MAP ( - dataa => \E1~input_o\, - datab => \X1~input_o\, - datac => \X0~input_o\, - datad => \E0L~input_o\, - combout => \inst3~combout\); - -ww_Y3 <= \Y3~output_o\; - -ww_Y2 <= \Y2~output_o\; - -ww_Y1 <= \Y1~output_o\; - -ww_Y0 <= \Y0~output_o\; -END structure; - - diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_min_1200mv_0c_vhd_fast.sdo b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_min_1200mv_0c_vhd_fast.sdo deleted file mode 100644 index 063aa5b..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_min_1200mv_0c_vhd_fast.sdo +++ /dev/null @@ -1,180 +0,0 @@ -// Copyright (C) 2020 Intel Corporation. All rights reserved. -// Your use of Intel Corporation's design tools, logic functions -// and other software and tools, and any partner logic -// functions, and any output files from any of the foregoing -// (including device programming or simulation files), and any -// associated documentation or information are expressly subject -// to the terms and conditions of the Intel Program License -// Subscription Agreement, the Intel Quartus Prime License Agreement, -// the Intel FPGA IP License Agreement, or other applicable license -// agreement, including, without limitation, that your use is for -// the sole purpose of programming logic devices manufactured by -// Intel and sold by Intel or its authorized distributors. Please -// refer to the applicable agreement for further details, at -// https://fpgasoftware.intel.com/eula. - - -// -// Device: Altera EP4CE6E22C6 Package TQFP144 -// - -// -// This file contains Fast Corner delays for the design using part EP4CE6E22C6, -// with speed grade M, core voltage 1.2VmV, and temperature 0 Celsius -// - -// -// This SDF file should be used for ModelSim-Altera (VHDL) only -// - -(DELAYFILE - (SDFVERSION "2.1") - (DESIGN "Dec2_4") - (DATE "11/04/2022 15:08:53") - (VENDOR "Altera") - (PROGRAM "Quartus Prime") - (VERSION "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition") - (DIVIDER .) - (TIMESCALE 1 ps) - - (CELL - (CELLTYPE "cycloneive_io_obuf") - (INSTANCE \\Y3\~output\\) - (DELAY - (ABSOLUTE - (PORT i (540:540:540) (609:609:609)) - (IOPATH i o (1565:1565:1565) (1570:1570:1570)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_obuf") - (INSTANCE \\Y2\~output\\) - (DELAY - (ABSOLUTE - (PORT i (537:537:537) (605:605:605)) - (IOPATH i o (1565:1565:1565) (1570:1570:1570)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_obuf") - (INSTANCE \\Y1\~output\\) - (DELAY - (ABSOLUTE - (PORT i (342:342:342) (377:377:377)) - (IOPATH i o (1619:1619:1619) (1644:1644:1644)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_obuf") - (INSTANCE \\Y0\~output\\) - (DELAY - (ABSOLUTE - (PORT i (526:526:526) (591:591:591)) - (IOPATH i o (1565:1565:1565) (1570:1570:1570)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_ibuf") - (INSTANCE \\E1\~input\\) - (DELAY - (ABSOLUTE - (IOPATH i o (318:318:318) (698:698:698)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_ibuf") - (INSTANCE \\X1\~input\\) - (DELAY - (ABSOLUTE - (IOPATH i o (318:318:318) (698:698:698)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_ibuf") - (INSTANCE \\X0\~input\\) - (DELAY - (ABSOLUTE - (IOPATH i o (318:318:318) (698:698:698)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_ibuf") - (INSTANCE \\E0L\~input\\) - (DELAY - (ABSOLUTE - (IOPATH i o (318:318:318) (698:698:698)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_lcell_comb") - (INSTANCE inst) - (DELAY - (ABSOLUTE - (PORT dataa (542:542:542) (481:481:481)) - (PORT datab (1756:1756:1756) (1967:1967:1967)) - (PORT datac (500:500:500) (454:454:454)) - (PORT datad (1759:1759:1759) (1985:1985:1985)) - (IOPATH dataa combout (170:170:170) (163:163:163)) - (IOPATH datab combout (160:160:160) (156:156:156)) - (IOPATH datac combout (120:120:120) (124:124:124)) - (IOPATH datad combout (68:68:68) (63:63:63)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_lcell_comb") - (INSTANCE inst1) - (DELAY - (ABSOLUTE - (PORT dataa (540:540:540) (479:479:479)) - (PORT datab (1757:1757:1757) (1968:1968:1968)) - (PORT datac (501:501:501) (455:455:455)) - (PORT datad (1759:1759:1759) (1986:1986:1986)) - (IOPATH dataa combout (170:170:170) (163:163:163)) - (IOPATH datab combout (160:160:160) (156:156:156)) - (IOPATH datac combout (119:119:119) (124:124:124)) - (IOPATH datad combout (68:68:68) (63:63:63)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_lcell_comb") - (INSTANCE inst2) - (DELAY - (ABSOLUTE - (PORT dataa (549:549:549) (486:486:486)) - (PORT datab (1755:1755:1755) (1966:1966:1966)) - (PORT datac (496:496:496) (450:450:450)) - (PORT datad (1756:1756:1756) (1982:1982:1982)) - (IOPATH dataa combout (170:170:170) (163:163:163)) - (IOPATH datab combout (168:168:168) (167:167:167)) - (IOPATH datac combout (120:120:120) (124:124:124)) - (IOPATH datad combout (68:68:68) (63:63:63)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_lcell_comb") - (INSTANCE inst3) - (DELAY - (ABSOLUTE - (PORT dataa (550:550:550) (487:487:487)) - (PORT datab (1755:1755:1755) (1966:1966:1966)) - (PORT datac (496:496:496) (450:450:450)) - (PORT datad (1756:1756:1756) (1982:1982:1982)) - (IOPATH dataa combout (170:170:170) (163:163:163)) - (IOPATH datab combout (168:168:168) (167:167:167)) - (IOPATH datac combout (119:119:119) (124:124:124)) - (IOPATH datad combout (68:68:68) (63:63:63)) - ) - ) - ) -) diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_modelsim.xrf b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_modelsim.xrf deleted file mode 100644 index 05d6f72..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_modelsim.xrf +++ /dev/null @@ -1,15 +0,0 @@ -vendor_name = ModelSim -source_file = 1, /home/tiagorg/repos/DecoderDemo/Dec2_4.bdf -source_file = 1, /home/tiagorg/repos/DecoderDemo/WaveformDecoderNode.vwf -source_file = 1, /home/tiagorg/repos/DecoderDemo/Waveform.vwf -source_file = 1, /home/tiagorg/repos/DecoderDemo/db/DecoderDemo.cbx.xml -design_name = hard_block -design_name = Dec2_4 -instance = comp, \Y3~output\, Y3~output, Dec2_4, 1 -instance = comp, \Y2~output\, Y2~output, Dec2_4, 1 -instance = comp, \Y1~output\, Y1~output, Dec2_4, 1 -instance = comp, \Y0~output\, Y0~output, Dec2_4, 1 -instance = comp, \E1~input\, E1~input, Dec2_4, 1 -instance = comp, \X1~input\, X1~input, Dec2_4, 1 -instance = comp, \X0~input\, X0~input, Dec2_4, 1 -instance = comp, \E0L~input\, E0L~input, Dec2_4, 1 diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_vhd.sdo b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_vhd.sdo deleted file mode 100644 index 6aae15c..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/DecoderDemo_vhd.sdo +++ /dev/null @@ -1,180 +0,0 @@ -// Copyright (C) 2020 Intel Corporation. All rights reserved. -// Your use of Intel Corporation's design tools, logic functions -// and other software and tools, and any partner logic -// functions, and any output files from any of the foregoing -// (including device programming or simulation files), and any -// associated documentation or information are expressly subject -// to the terms and conditions of the Intel Program License -// Subscription Agreement, the Intel Quartus Prime License Agreement, -// the Intel FPGA IP License Agreement, or other applicable license -// agreement, including, without limitation, that your use is for -// the sole purpose of programming logic devices manufactured by -// Intel and sold by Intel or its authorized distributors. Please -// refer to the applicable agreement for further details, at -// https://fpgasoftware.intel.com/eula. - - -// -// Device: Altera EP4CE6E22C6 Package TQFP144 -// - -// -// This file contains Slow Corner delays for the design using part EP4CE6E22C6, -// with speed grade 6, core voltage 1.2VmV, and temperature 85 Celsius -// - -// -// This SDF file should be used for ModelSim-Altera (VHDL) only -// - -(DELAYFILE - (SDFVERSION "2.1") - (DESIGN "Dec2_4") - (DATE "11/04/2022 15:08:53") - (VENDOR "Altera") - (PROGRAM "Quartus Prime") - (VERSION "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition") - (DIVIDER .) - (TIMESCALE 1 ps) - - (CELL - (CELLTYPE "cycloneive_io_obuf") - (INSTANCE \\Y3\~output\\) - (DELAY - (ABSOLUTE - (PORT i (1004:1004:1004) (1006:1006:1006)) - (IOPATH i o (2533:2533:2533) (2516:2516:2516)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_obuf") - (INSTANCE \\Y2\~output\\) - (DELAY - (ABSOLUTE - (PORT i (991:991:991) (1012:1012:1012)) - (IOPATH i o (2533:2533:2533) (2516:2516:2516)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_obuf") - (INSTANCE \\Y1\~output\\) - (DELAY - (ABSOLUTE - (PORT i (661:661:661) (653:653:653)) - (IOPATH i o (2627:2627:2627) (2603:2603:2603)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_obuf") - (INSTANCE \\Y0\~output\\) - (DELAY - (ABSOLUTE - (PORT i (991:991:991) (984:984:984)) - (IOPATH i o (2533:2533:2533) (2516:2516:2516)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_ibuf") - (INSTANCE \\E1\~input\\) - (DELAY - (ABSOLUTE - (IOPATH i o (596:596:596) (761:761:761)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_ibuf") - (INSTANCE \\X1\~input\\) - (DELAY - (ABSOLUTE - (IOPATH i o (596:596:596) (761:761:761)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_ibuf") - (INSTANCE \\X0\~input\\) - (DELAY - (ABSOLUTE - (IOPATH i o (596:596:596) (761:761:761)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_io_ibuf") - (INSTANCE \\E0L\~input\\) - (DELAY - (ABSOLUTE - (IOPATH i o (596:596:596) (761:761:761)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_lcell_comb") - (INSTANCE inst) - (DELAY - (ABSOLUTE - (PORT dataa (882:882:882) (893:893:893)) - (PORT datab (3049:3049:3049) (3301:3301:3301)) - (PORT datac (803:803:803) (816:816:816)) - (PORT datad (3063:3063:3063) (3333:3333:3333)) - (IOPATH dataa combout (354:354:354) (349:349:349)) - (IOPATH datab combout (381:381:381) (380:380:380)) - (IOPATH datac combout (241:241:241) (241:241:241)) - (IOPATH datad combout (130:130:130) (120:120:120)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_lcell_comb") - (INSTANCE inst1) - (DELAY - (ABSOLUTE - (PORT dataa (879:879:879) (890:890:890)) - (PORT datab (3049:3049:3049) (3305:3305:3305)) - (PORT datac (806:806:806) (817:817:817)) - (PORT datad (3063:3063:3063) (3336:3336:3336)) - (IOPATH dataa combout (341:341:341) (319:319:319)) - (IOPATH datab combout (365:365:365) (373:373:373)) - (IOPATH datac combout (243:243:243) (241:241:241)) - (IOPATH datad combout (130:130:130) (120:120:120)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_lcell_comb") - (INSTANCE inst2) - (DELAY - (ABSOLUTE - (PORT dataa (889:889:889) (899:899:899)) - (PORT datab (3049:3049:3049) (3301:3301:3301)) - (PORT datac (801:801:801) (812:812:812)) - (PORT datad (3061:3061:3061) (3332:3332:3332)) - (IOPATH dataa combout (339:339:339) (367:367:367)) - (IOPATH datab combout (344:344:344) (369:369:369)) - (IOPATH datac combout (241:241:241) (241:241:241)) - (IOPATH datad combout (130:130:130) (120:120:120)) - ) - ) - ) - (CELL - (CELLTYPE "cycloneive_lcell_comb") - (INSTANCE inst3) - (DELAY - (ABSOLUTE - (PORT dataa (890:890:890) (900:900:900)) - (PORT datab (3049:3049:3049) (3301:3301:3301)) - (PORT datac (801:801:801) (811:811:811)) - (PORT datad (3061:3061:3061) (3332:3332:3332)) - (IOPATH dataa combout (327:327:327) (347:347:347)) - (IOPATH datab combout (331:331:331) (342:342:342)) - (IOPATH datac combout (243:243:243) (241:241:241)) - (IOPATH datad combout (130:130:130) (120:120:120)) - ) - ) - ) -) diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/Waveform.vwf.vht b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/Waveform.vwf.vht deleted file mode 100644 index a6d9e5a..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/Waveform.vwf.vht +++ /dev/null @@ -1,870 +0,0 @@ --- Copyright (C) 2020 Intel Corporation. All rights reserved. --- Your use of Intel Corporation's design tools, logic functions --- and other software and tools, and any partner logic --- functions, and any output files from any of the foregoing --- (including device programming or simulation files), and any --- associated documentation or information are expressly subject --- to the terms and conditions of the Intel Program License --- Subscription Agreement, the Intel Quartus Prime License Agreement, --- the Intel FPGA IP License Agreement, or other applicable license --- agreement, including, without limitation, that your use is for --- the sole purpose of programming logic devices manufactured by --- Intel and sold by Intel or its authorized distributors. Please --- refer to the applicable agreement for further details, at --- https://fpgasoftware.intel.com/eula. - --- ***************************************************************************** --- This file contains a Vhdl test bench with test vectors .The test vectors --- are exported from a vector file in the Quartus Waveform Editor and apply to --- the top level entity of the current Quartus project .The user can use this --- testbench to simulate his design using a third-party simulation tool . --- ***************************************************************************** --- Generated on "11/14/2022 16:28:27" - --- Vhdl Test Bench(with test vectors) for design : Dec2_4 --- --- Simulation tool : 3rd Party --- - -LIBRARY ieee; -USE ieee.std_logic_1164.all; - -ENTITY Dec2_4_vhd_vec_tst IS -END Dec2_4_vhd_vec_tst; -ARCHITECTURE Dec2_4_arch OF Dec2_4_vhd_vec_tst IS --- constants --- signals -SIGNAL E0L : STD_LOGIC; -SIGNAL E1 : STD_LOGIC; -SIGNAL X0 : STD_LOGIC; -SIGNAL X1 : STD_LOGIC; -SIGNAL Y0 : STD_LOGIC; -SIGNAL Y1 : STD_LOGIC; -SIGNAL Y2 : STD_LOGIC; -SIGNAL Y3 : STD_LOGIC; -COMPONENT Dec2_4 - PORT ( - E0L : IN STD_LOGIC; - E1 : IN STD_LOGIC; - X0 : IN STD_LOGIC; - X1 : IN STD_LOGIC; - Y0 : OUT STD_LOGIC; - Y1 : OUT STD_LOGIC; - Y2 : OUT STD_LOGIC; - Y3 : OUT STD_LOGIC - ); -END COMPONENT; -BEGIN - i1 : Dec2_4 - PORT MAP ( --- list connections between master ports and signals - E0L => E0L, - E1 => E1, - X0 => X0, - X1 => X1, - Y0 => Y0, - Y1 => Y1, - Y2 => Y2, - Y3 => Y3 - ); - --- E0L -t_prcs_E0L: PROCESS -BEGIN - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 65000 ps; - E0L <= '1'; - WAIT FOR 10000 ps; - E0L <= '0'; - WAIT FOR 10000 ps; - E0L <= '1'; - WAIT FOR 20000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 10000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 10000 ps; - E0L <= '0'; - WAIT FOR 15000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 10000 ps; - E0L <= '1'; - WAIT FOR 30000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 10000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 10000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 10000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 10000 ps; - E0L <= '0'; - WAIT FOR 10000 ps; - E0L <= '1'; - WAIT FOR 15000 ps; - E0L <= '0'; - WAIT FOR 20000 ps; - E0L <= '1'; - WAIT FOR 10000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 15000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 10000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 15000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 20000 ps; - E0L <= '1'; - WAIT FOR 10000 ps; - E0L <= '0'; - WAIT FOR 10000 ps; - E0L <= '1'; - WAIT FOR 15000 ps; - E0L <= '0'; - WAIT FOR 30000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 10000 ps; - E0L <= '1'; - WAIT FOR 10000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 10000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 35000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 10000 ps; - E0L <= '1'; - WAIT FOR 20000 ps; - E0L <= '0'; - WAIT FOR 10000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 30000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 10000 ps; - E0L <= '0'; - WAIT FOR 10000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 10000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 20000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 10000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 10000 ps; - E0L <= '1'; - WAIT FOR 10000 ps; - E0L <= '0'; - WAIT FOR 10000 ps; - E0L <= '1'; - WAIT FOR 10000 ps; - E0L <= '0'; - WAIT FOR 10000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 15000 ps; - E0L <= '1'; - WAIT FOR 10000 ps; - E0L <= '0'; - WAIT FOR 10000 ps; - E0L <= '1'; - WAIT FOR 10000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 10000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; - WAIT FOR 10000 ps; - E0L <= '0'; - WAIT FOR 45000 ps; - E0L <= '1'; - WAIT FOR 5000 ps; - E0L <= '0'; - WAIT FOR 5000 ps; - E0L <= '1'; -WAIT; -END PROCESS t_prcs_E0L; - --- E1 -t_prcs_E1: PROCESS -BEGIN - E1 <= '1'; - WAIT FOR 5000 ps; - E1 <= '0'; - WAIT FOR 10000 ps; - E1 <= '1'; - WAIT FOR 10000 ps; - E1 <= '0'; - WAIT FOR 10000 ps; - E1 <= '1'; - WAIT FOR 5000 ps; - E1 <= '0'; - WAIT FOR 5000 ps; - E1 <= '1'; - WAIT FOR 15000 ps; - E1 <= '0'; - WAIT FOR 10000 ps; - E1 <= '1'; - WAIT FOR 20000 ps; - E1 <= '0'; - WAIT FOR 5000 ps; - E1 <= '1'; - WAIT FOR 10000 ps; - E1 <= '0'; - WAIT FOR 10000 ps; - E1 <= '1'; - WAIT FOR 10000 ps; - E1 <= '0'; - WAIT FOR 15000 ps; - E1 <= '1'; - WAIT FOR 10000 ps; - E1 <= '0'; - WAIT FOR 10000 ps; - E1 <= '1'; - WAIT FOR 5000 ps; - E1 <= '0'; - WAIT FOR 5000 ps; - E1 <= '1'; - WAIT FOR 20000 ps; - E1 <= '0'; - WAIT FOR 10000 ps; - E1 <= '1'; - WAIT FOR 15000 ps; - E1 <= '0'; - WAIT FOR 5000 ps; - E1 <= '1'; - WAIT FOR 5000 ps; - E1 <= '0'; - WAIT FOR 10000 ps; - E1 <= '1'; - WAIT FOR 15000 ps; - E1 <= '0'; - WAIT FOR 15000 ps; - E1 <= '1'; - WAIT FOR 30000 ps; - E1 <= '0'; - WAIT FOR 5000 ps; - E1 <= '1'; - WAIT FOR 10000 ps; - E1 <= '0'; - WAIT FOR 10000 ps; - E1 <= '1'; - WAIT FOR 5000 ps; - E1 <= '0'; - WAIT FOR 5000 ps; - E1 <= '1'; - WAIT FOR 5000 ps; - E1 <= '0'; - WAIT FOR 5000 ps; - E1 <= '1'; - WAIT FOR 5000 ps; - E1 <= '0'; - WAIT FOR 5000 ps; - E1 <= '1'; - WAIT FOR 5000 ps; - E1 <= '0'; - WAIT FOR 5000 ps; - E1 <= '1'; - WAIT FOR 10000 ps; - E1 <= '0'; - WAIT FOR 5000 ps; - E1 <= '1'; - WAIT FOR 10000 ps; - E1 <= '0'; - WAIT FOR 15000 ps; - E1 <= '1'; - WAIT FOR 10000 ps; - E1 <= '0'; - WAIT FOR 5000 ps; - E1 <= '1'; - WAIT FOR 5000 ps; - E1 <= '0'; - WAIT FOR 5000 ps; - E1 <= '1'; - WAIT FOR 5000 ps; - E1 <= '0'; - WAIT FOR 10000 ps; - E1 <= '1'; - WAIT FOR 5000 ps; - E1 <= '0'; - WAIT FOR 30000 ps; - E1 <= '1'; - WAIT FOR 5000 ps; - E1 <= '0'; - WAIT FOR 25000 ps; - E1 <= '1'; - WAIT FOR 5000 ps; - E1 <= '0'; - WAIT FOR 5000 ps; - E1 <= '1'; - WAIT FOR 5000 ps; - E1 <= '0'; - WAIT FOR 15000 ps; - E1 <= '1'; - WAIT FOR 10000 ps; - E1 <= '0'; - WAIT FOR 10000 ps; - E1 <= '1'; - WAIT FOR 50000 ps; - E1 <= '0'; - WAIT FOR 15000 ps; - E1 <= '1'; - WAIT FOR 10000 ps; - E1 <= '0'; - WAIT FOR 20000 ps; - E1 <= '1'; - WAIT FOR 10000 ps; - E1 <= '0'; - WAIT FOR 15000 ps; - E1 <= '1'; - WAIT FOR 10000 ps; - E1 <= '0'; - WAIT FOR 15000 ps; - E1 <= '1'; - WAIT FOR 10000 ps; - E1 <= '0'; - WAIT FOR 5000 ps; - E1 <= '1'; - WAIT FOR 15000 ps; - E1 <= '0'; - WAIT FOR 5000 ps; - E1 <= '1'; - WAIT FOR 5000 ps; - E1 <= '0'; - WAIT FOR 5000 ps; - E1 <= '1'; - WAIT FOR 20000 ps; - E1 <= '0'; - WAIT FOR 25000 ps; - E1 <= '1'; - WAIT FOR 10000 ps; - E1 <= '0'; - WAIT FOR 5000 ps; - E1 <= '1'; - WAIT FOR 10000 ps; - E1 <= '0'; - WAIT FOR 10000 ps; - E1 <= '1'; - WAIT FOR 25000 ps; - E1 <= '0'; - WAIT FOR 15000 ps; - E1 <= '1'; - WAIT FOR 10000 ps; - E1 <= '0'; - WAIT FOR 25000 ps; - E1 <= '1'; - WAIT FOR 10000 ps; - E1 <= '0'; - WAIT FOR 5000 ps; - E1 <= '1'; - WAIT FOR 15000 ps; - E1 <= '0'; - WAIT FOR 5000 ps; - E1 <= '1'; - WAIT FOR 15000 ps; - E1 <= '0'; - WAIT FOR 5000 ps; - E1 <= '1'; - WAIT FOR 20000 ps; - E1 <= '0'; - WAIT FOR 15000 ps; - E1 <= '1'; - WAIT FOR 5000 ps; - E1 <= '0'; -WAIT; -END PROCESS t_prcs_E1; - --- X0 -t_prcs_X0: PROCESS -BEGIN - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 10000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 10000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 15000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 15000 ps; - X0 <= '1'; - WAIT FOR 20000 ps; - X0 <= '0'; - WAIT FOR 10000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 35000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 40000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 15000 ps; - X0 <= '1'; - WAIT FOR 15000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 10000 ps; - X0 <= '1'; - WAIT FOR 15000 ps; - X0 <= '0'; - WAIT FOR 10000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 10000 ps; - X0 <= '1'; - WAIT FOR 10000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 15000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 15000 ps; - X0 <= '0'; - WAIT FOR 10000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 20000 ps; - X0 <= '1'; - WAIT FOR 15000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 35000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 20000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 10000 ps; - X0 <= '0'; - WAIT FOR 10000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 10000 ps; - X0 <= '0'; - WAIT FOR 20000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 15000 ps; - X0 <= '1'; - WAIT FOR 15000 ps; - X0 <= '0'; - WAIT FOR 10000 ps; - X0 <= '1'; - WAIT FOR 20000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 15000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 10000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 10000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 10000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 10000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 15000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 10000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 40000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 35000 ps; - X0 <= '0'; - WAIT FOR 10000 ps; - X0 <= '1'; - WAIT FOR 30000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 10000 ps; - X0 <= '0'; - WAIT FOR 10000 ps; - X0 <= '1'; - WAIT FOR 10000 ps; - X0 <= '0'; - WAIT FOR 5000 ps; - X0 <= '1'; - WAIT FOR 5000 ps; - X0 <= '0'; - WAIT FOR 10000 ps; - X0 <= '1'; - WAIT FOR 10000 ps; - X0 <= '0'; -WAIT; -END PROCESS t_prcs_X0; - --- X1 -t_prcs_X1: PROCESS -BEGIN - X1 <= '0'; - WAIT FOR 10000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 10000 ps; - X1 <= '1'; - WAIT FOR 15000 ps; - X1 <= '0'; - WAIT FOR 25000 ps; - X1 <= '1'; - WAIT FOR 10000 ps; - X1 <= '0'; - WAIT FOR 10000 ps; - X1 <= '1'; - WAIT FOR 10000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 15000 ps; - X1 <= '1'; - WAIT FOR 10000 ps; - X1 <= '0'; - WAIT FOR 20000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 20000 ps; - X1 <= '1'; - WAIT FOR 20000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 20000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; - WAIT FOR 10000 ps; - X1 <= '0'; - WAIT FOR 20000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 10000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; - WAIT FOR 20000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; - WAIT FOR 10000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 20000 ps; - X1 <= '1'; - WAIT FOR 15000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; - WAIT FOR 10000 ps; - X1 <= '0'; - WAIT FOR 20000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 10000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 10000 ps; - X1 <= '1'; - WAIT FOR 10000 ps; - X1 <= '0'; - WAIT FOR 25000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 10000 ps; - X1 <= '1'; - WAIT FOR 25000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; - WAIT FOR 15000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; - WAIT FOR 15000 ps; - X1 <= '0'; - WAIT FOR 10000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 20000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; - WAIT FOR 10000 ps; - X1 <= '0'; - WAIT FOR 15000 ps; - X1 <= '1'; - WAIT FOR 20000 ps; - X1 <= '0'; - WAIT FOR 10000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 25000 ps; - X1 <= '1'; - WAIT FOR 10000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 10000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 15000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; - WAIT FOR 25000 ps; - X1 <= '0'; - WAIT FOR 15000 ps; - X1 <= '1'; - WAIT FOR 15000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 10000 ps; - X1 <= '1'; - WAIT FOR 10000 ps; - X1 <= '0'; - WAIT FOR 10000 ps; - X1 <= '1'; - WAIT FOR 25000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; - WAIT FOR 20000 ps; - X1 <= '0'; - WAIT FOR 10000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; - WAIT FOR 20000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; - WAIT FOR 5000 ps; - X1 <= '0'; - WAIT FOR 5000 ps; - X1 <= '1'; -WAIT; -END PROCESS t_prcs_X1; -END Dec2_4_arch; diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/Waveform.vwf.vt b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/Waveform.vwf.vt deleted file mode 100644 index eed1d2f..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/Waveform.vwf.vt +++ /dev/null @@ -1,470 +0,0 @@ -// Copyright (C) 2020 Intel Corporation. All rights reserved. -// Your use of Intel Corporation's design tools, logic functions -// and other software and tools, and any partner logic -// functions, and any output files from any of the foregoing -// (including device programming or simulation files), and any -// associated documentation or information are expressly subject -// to the terms and conditions of the Intel Program License -// Subscription Agreement, the Intel Quartus Prime License Agreement, -// the Intel FPGA IP License Agreement, or other applicable license -// agreement, including, without limitation, that your use is for -// the sole purpose of programming logic devices manufactured by -// Intel and sold by Intel or its authorized distributors. Please -// refer to the applicable agreement for further details, at -// https://fpgasoftware.intel.com/eula. - -// ***************************************************************************** -// This file contains a Verilog test bench with test vectors .The test vectors -// are exported from a vector file in the Quartus Waveform Editor and apply to -// the top level entity of the current Quartus project .The user can use this -// testbench to simulate his design using a third-party simulation tool . -// ***************************************************************************** -// Generated on "11/14/2022 16:20:00" - -// Verilog Test Bench (with test vectors) for design : Dec2_4 -// -// Simulation tool : 3rd Party -// - -`timescale 1 ps/ 1 ps -module Dec2_4_vlg_vec_tst(); -// constants -// general purpose registers -reg E0L; -reg E1; -reg X0; -reg X1; -// wires -wire Y0; -wire Y1; -wire Y2; -wire Y3; - -// assign statements (if any) -Dec2_4 i1 ( -// port map - connection between master ports and signals/registers - .E0L(E0L), - .E1(E1), - .X0(X0), - .X1(X1), - .Y0(Y0), - .Y1(Y1), - .Y2(Y2), - .Y3(Y3) -); -initial -begin -#1000000 $finish; -end - -// E0L -initial -begin - E0L = 1'b1; - E0L = #5000 1'b0; - E0L = #65000 1'b1; - E0L = #10000 1'b0; - E0L = #10000 1'b1; - E0L = #20000 1'b0; - E0L = #5000 1'b1; - E0L = #10000 1'b0; - E0L = #5000 1'b1; - E0L = #5000 1'b0; - E0L = #5000 1'b1; - E0L = #10000 1'b0; - E0L = #15000 1'b1; - E0L = #5000 1'b0; - E0L = #10000 1'b1; - E0L = #30000 1'b0; - E0L = #5000 1'b1; - E0L = #10000 1'b0; - E0L = #5000 1'b1; - E0L = #10000 1'b0; - E0L = #5000 1'b1; - E0L = #5000 1'b0; - E0L = #10000 1'b1; - E0L = #5000 1'b0; - E0L = #5000 1'b1; - E0L = #10000 1'b0; - E0L = #10000 1'b1; - E0L = #15000 1'b0; - E0L = #20000 1'b1; - E0L = #10000 1'b0; - E0L = #5000 1'b1; - E0L = #5000 1'b0; - E0L = #15000 1'b1; - E0L = #5000 1'b0; - E0L = #5000 1'b1; - E0L = #5000 1'b0; - E0L = #5000 1'b1; - E0L = #10000 1'b0; - E0L = #5000 1'b1; - E0L = #15000 1'b0; - E0L = #5000 1'b1; - E0L = #5000 1'b0; - E0L = #20000 1'b1; - E0L = #10000 1'b0; - E0L = #10000 1'b1; - E0L = #15000 1'b0; - E0L = #30000 1'b1; - E0L = #5000 1'b0; - E0L = #10000 1'b1; - E0L = #10000 1'b0; - E0L = #5000 1'b1; - E0L = #10000 1'b0; - E0L = #5000 1'b1; - E0L = #5000 1'b0; - E0L = #35000 1'b1; - E0L = #5000 1'b0; - E0L = #10000 1'b1; - E0L = #20000 1'b0; - E0L = #10000 1'b1; - E0L = #5000 1'b0; - E0L = #5000 1'b1; - E0L = #5000 1'b0; - E0L = #30000 1'b1; - E0L = #5000 1'b0; - E0L = #5000 1'b1; - E0L = #5000 1'b0; - E0L = #5000 1'b1; - E0L = #10000 1'b0; - E0L = #10000 1'b1; - E0L = #5000 1'b0; - E0L = #5000 1'b1; - E0L = #10000 1'b0; - E0L = #5000 1'b1; - E0L = #5000 1'b0; - E0L = #20000 1'b1; - E0L = #5000 1'b0; - E0L = #10000 1'b1; - E0L = #5000 1'b0; - E0L = #10000 1'b1; - E0L = #10000 1'b0; - E0L = #10000 1'b1; - E0L = #10000 1'b0; - E0L = #10000 1'b1; - E0L = #5000 1'b0; - E0L = #5000 1'b1; - E0L = #5000 1'b0; - E0L = #5000 1'b1; - E0L = #5000 1'b0; - E0L = #15000 1'b1; - E0L = #10000 1'b0; - E0L = #10000 1'b1; - E0L = #10000 1'b0; - E0L = #5000 1'b1; - E0L = #10000 1'b0; - E0L = #5000 1'b1; - E0L = #10000 1'b0; - E0L = #45000 1'b1; - E0L = #5000 1'b0; - E0L = #5000 1'b1; -end - -// E1 -initial -begin - E1 = 1'b1; - E1 = #5000 1'b0; - E1 = #10000 1'b1; - E1 = #10000 1'b0; - E1 = #10000 1'b1; - E1 = #5000 1'b0; - E1 = #5000 1'b1; - E1 = #15000 1'b0; - E1 = #10000 1'b1; - E1 = #20000 1'b0; - E1 = #5000 1'b1; - E1 = #10000 1'b0; - E1 = #10000 1'b1; - E1 = #10000 1'b0; - E1 = #15000 1'b1; - E1 = #10000 1'b0; - E1 = #10000 1'b1; - E1 = #5000 1'b0; - E1 = #5000 1'b1; - E1 = #20000 1'b0; - E1 = #10000 1'b1; - E1 = #15000 1'b0; - E1 = #5000 1'b1; - E1 = #5000 1'b0; - E1 = #10000 1'b1; - E1 = #15000 1'b0; - E1 = #15000 1'b1; - E1 = #30000 1'b0; - E1 = #5000 1'b1; - E1 = #10000 1'b0; - E1 = #10000 1'b1; - E1 = #5000 1'b0; - E1 = #5000 1'b1; - E1 = #5000 1'b0; - E1 = #5000 1'b1; - E1 = #5000 1'b0; - E1 = #5000 1'b1; - E1 = #5000 1'b0; - E1 = #5000 1'b1; - E1 = #10000 1'b0; - E1 = #5000 1'b1; - E1 = #10000 1'b0; - E1 = #15000 1'b1; - E1 = #10000 1'b0; - E1 = #5000 1'b1; - E1 = #5000 1'b0; - E1 = #5000 1'b1; - E1 = #5000 1'b0; - E1 = #10000 1'b1; - E1 = #5000 1'b0; - E1 = #30000 1'b1; - E1 = #5000 1'b0; - E1 = #25000 1'b1; - E1 = #5000 1'b0; - E1 = #5000 1'b1; - E1 = #5000 1'b0; - E1 = #15000 1'b1; - E1 = #10000 1'b0; - E1 = #10000 1'b1; - E1 = #50000 1'b0; - E1 = #15000 1'b1; - E1 = #10000 1'b0; - E1 = #20000 1'b1; - E1 = #10000 1'b0; - E1 = #15000 1'b1; - E1 = #10000 1'b0; - E1 = #15000 1'b1; - E1 = #10000 1'b0; - E1 = #5000 1'b1; - E1 = #15000 1'b0; - E1 = #5000 1'b1; - E1 = #5000 1'b0; - E1 = #5000 1'b1; - E1 = #20000 1'b0; - E1 = #25000 1'b1; - E1 = #10000 1'b0; - E1 = #5000 1'b1; - E1 = #10000 1'b0; - E1 = #10000 1'b1; - E1 = #25000 1'b0; - E1 = #15000 1'b1; - E1 = #10000 1'b0; - E1 = #25000 1'b1; - E1 = #10000 1'b0; - E1 = #5000 1'b1; - E1 = #15000 1'b0; - E1 = #5000 1'b1; - E1 = #15000 1'b0; - E1 = #5000 1'b1; - E1 = #20000 1'b0; - E1 = #15000 1'b1; - E1 = #5000 1'b0; -end - -// X0 -initial -begin - X0 = 1'b0; - X0 = #5000 1'b1; - X0 = #5000 1'b0; - X0 = #5000 1'b1; - X0 = #10000 1'b0; - X0 = #5000 1'b1; - X0 = #10000 1'b0; - X0 = #5000 1'b1; - X0 = #5000 1'b0; - X0 = #5000 1'b1; - X0 = #15000 1'b0; - X0 = #5000 1'b1; - X0 = #5000 1'b0; - X0 = #15000 1'b1; - X0 = #20000 1'b0; - X0 = #10000 1'b1; - X0 = #5000 1'b0; - X0 = #35000 1'b1; - X0 = #5000 1'b0; - X0 = #40000 1'b1; - X0 = #5000 1'b0; - X0 = #15000 1'b1; - X0 = #15000 1'b0; - X0 = #5000 1'b1; - X0 = #5000 1'b0; - X0 = #10000 1'b1; - X0 = #15000 1'b0; - X0 = #10000 1'b1; - X0 = #5000 1'b0; - X0 = #10000 1'b1; - X0 = #10000 1'b0; - X0 = #5000 1'b1; - X0 = #15000 1'b0; - X0 = #5000 1'b1; - X0 = #15000 1'b0; - X0 = #10000 1'b1; - X0 = #5000 1'b0; - X0 = #20000 1'b1; - X0 = #15000 1'b0; - X0 = #5000 1'b1; - X0 = #5000 1'b0; - X0 = #5000 1'b1; - X0 = #5000 1'b0; - X0 = #35000 1'b1; - X0 = #5000 1'b0; - X0 = #20000 1'b1; - X0 = #5000 1'b0; - X0 = #5000 1'b1; - X0 = #5000 1'b0; - X0 = #5000 1'b1; - X0 = #10000 1'b0; - X0 = #10000 1'b1; - X0 = #5000 1'b0; - X0 = #5000 1'b1; - X0 = #10000 1'b0; - X0 = #20000 1'b1; - X0 = #5000 1'b0; - X0 = #15000 1'b1; - X0 = #15000 1'b0; - X0 = #10000 1'b1; - X0 = #20000 1'b0; - X0 = #5000 1'b1; - X0 = #15000 1'b0; - X0 = #5000 1'b1; - X0 = #10000 1'b0; - X0 = #5000 1'b1; - X0 = #5000 1'b0; - X0 = #5000 1'b1; - X0 = #5000 1'b0; - X0 = #10000 1'b1; - X0 = #5000 1'b0; - X0 = #10000 1'b1; - X0 = #5000 1'b0; - X0 = #10000 1'b1; - X0 = #5000 1'b0; - X0 = #5000 1'b1; - X0 = #5000 1'b0; - X0 = #15000 1'b1; - X0 = #5000 1'b0; - X0 = #5000 1'b1; - X0 = #5000 1'b0; - X0 = #5000 1'b1; - X0 = #10000 1'b0; - X0 = #5000 1'b1; - X0 = #5000 1'b0; - X0 = #5000 1'b1; - X0 = #5000 1'b0; - X0 = #5000 1'b1; - X0 = #40000 1'b0; - X0 = #5000 1'b1; - X0 = #35000 1'b0; - X0 = #10000 1'b1; - X0 = #30000 1'b0; - X0 = #5000 1'b1; - X0 = #10000 1'b0; - X0 = #10000 1'b1; - X0 = #10000 1'b0; - X0 = #5000 1'b1; - X0 = #5000 1'b0; - X0 = #10000 1'b1; - X0 = #10000 1'b0; -end - -// X1 -initial -begin - X1 = 1'b0; - X1 = #10000 1'b1; - X1 = #5000 1'b0; - X1 = #5000 1'b1; - X1 = #5000 1'b0; - X1 = #10000 1'b1; - X1 = #15000 1'b0; - X1 = #25000 1'b1; - X1 = #10000 1'b0; - X1 = #10000 1'b1; - X1 = #10000 1'b0; - X1 = #5000 1'b1; - X1 = #5000 1'b0; - X1 = #15000 1'b1; - X1 = #10000 1'b0; - X1 = #20000 1'b1; - X1 = #5000 1'b0; - X1 = #20000 1'b1; - X1 = #20000 1'b0; - X1 = #5000 1'b1; - X1 = #5000 1'b0; - X1 = #20000 1'b1; - X1 = #5000 1'b0; - X1 = #5000 1'b1; - X1 = #10000 1'b0; - X1 = #20000 1'b1; - X1 = #5000 1'b0; - X1 = #10000 1'b1; - X1 = #5000 1'b0; - X1 = #5000 1'b1; - X1 = #20000 1'b0; - X1 = #5000 1'b1; - X1 = #5000 1'b0; - X1 = #5000 1'b1; - X1 = #10000 1'b0; - X1 = #5000 1'b1; - X1 = #5000 1'b0; - X1 = #20000 1'b1; - X1 = #15000 1'b0; - X1 = #5000 1'b1; - X1 = #10000 1'b0; - X1 = #20000 1'b1; - X1 = #5000 1'b0; - X1 = #10000 1'b1; - X1 = #5000 1'b0; - X1 = #10000 1'b1; - X1 = #10000 1'b0; - X1 = #25000 1'b1; - X1 = #5000 1'b0; - X1 = #5000 1'b1; - X1 = #5000 1'b0; - X1 = #10000 1'b1; - X1 = #25000 1'b0; - X1 = #5000 1'b1; - X1 = #15000 1'b0; - X1 = #5000 1'b1; - X1 = #15000 1'b0; - X1 = #10000 1'b1; - X1 = #5000 1'b0; - X1 = #20000 1'b1; - X1 = #5000 1'b0; - X1 = #5000 1'b1; - X1 = #10000 1'b0; - X1 = #15000 1'b1; - X1 = #20000 1'b0; - X1 = #10000 1'b1; - X1 = #5000 1'b0; - X1 = #25000 1'b1; - X1 = #10000 1'b0; - X1 = #5000 1'b1; - X1 = #5000 1'b0; - X1 = #5000 1'b1; - X1 = #5000 1'b0; - X1 = #10000 1'b1; - X1 = #5000 1'b0; - X1 = #15000 1'b1; - X1 = #5000 1'b0; - X1 = #5000 1'b1; - X1 = #5000 1'b0; - X1 = #5000 1'b1; - X1 = #25000 1'b0; - X1 = #15000 1'b1; - X1 = #15000 1'b0; - X1 = #5000 1'b1; - X1 = #5000 1'b0; - X1 = #10000 1'b1; - X1 = #10000 1'b0; - X1 = #10000 1'b1; - X1 = #25000 1'b0; - X1 = #5000 1'b1; - X1 = #20000 1'b0; - X1 = #10000 1'b1; - X1 = #5000 1'b0; - X1 = #5000 1'b1; - X1 = #20000 1'b0; - X1 = #5000 1'b1; - X1 = #5000 1'b0; - X1 = #5000 1'b1; -end -endmodule - diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/Waveform1.vwf.vht b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/Waveform1.vwf.vht deleted file mode 100644 index 0d2b019..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/Waveform1.vwf.vht +++ /dev/null @@ -1,118 +0,0 @@ --- Copyright (C) 2020 Intel Corporation. All rights reserved. --- Your use of Intel Corporation's design tools, logic functions --- and other software and tools, and any partner logic --- functions, and any output files from any of the foregoing --- (including device programming or simulation files), and any --- associated documentation or information are expressly subject --- to the terms and conditions of the Intel Program License --- Subscription Agreement, the Intel Quartus Prime License Agreement, --- the Intel FPGA IP License Agreement, or other applicable license --- agreement, including, without limitation, that your use is for --- the sole purpose of programming logic devices manufactured by --- Intel and sold by Intel or its authorized distributors. Please --- refer to the applicable agreement for further details, at --- https://fpgasoftware.intel.com/eula. - --- ***************************************************************************** --- This file contains a Vhdl test bench with test vectors .The test vectors --- are exported from a vector file in the Quartus Waveform Editor and apply to --- the top level entity of the current Quartus project .The user can use this --- testbench to simulate his design using a third-party simulation tool . --- ***************************************************************************** --- Generated on "11/14/2022 21:42:30" - --- Vhdl Test Bench(with test vectors) for design : Dec2_4 --- --- Simulation tool : 3rd Party --- - -LIBRARY ieee; -USE ieee.std_logic_1164.all; - -ENTITY Dec2_4_vhd_vec_tst IS -END Dec2_4_vhd_vec_tst; -ARCHITECTURE Dec2_4_arch OF Dec2_4_vhd_vec_tst IS --- constants --- signals -SIGNAL E0L : STD_LOGIC; -SIGNAL E1 : STD_LOGIC; -SIGNAL X0 : STD_LOGIC; -SIGNAL X1 : STD_LOGIC; -SIGNAL Y0 : STD_LOGIC; -SIGNAL Y1 : STD_LOGIC; -SIGNAL Y2 : STD_LOGIC; -SIGNAL Y3 : STD_LOGIC; -COMPONENT Dec2_4 - PORT ( - E0L : IN STD_LOGIC; - E1 : IN STD_LOGIC; - X0 : IN STD_LOGIC; - X1 : IN STD_LOGIC; - Y0 : OUT STD_LOGIC; - Y1 : OUT STD_LOGIC; - Y2 : OUT STD_LOGIC; - Y3 : OUT STD_LOGIC - ); -END COMPONENT; -BEGIN - i1 : Dec2_4 - PORT MAP ( --- list connections between master ports and signals - E0L => E0L, - E1 => E1, - X0 => X0, - X1 => X1, - Y0 => Y0, - Y1 => Y1, - Y2 => Y2, - Y3 => Y3 - ); - --- E0L -t_prcs_E0L: PROCESS -BEGIN -LOOP - E0L <= '0'; - WAIT FOR 12500 ps; - E0L <= '1'; - WAIT FOR 12500 ps; - IF (NOW >= 1000000 ps) THEN WAIT; END IF; -END LOOP; -END PROCESS t_prcs_E0L; - --- E1 -t_prcs_E1: PROCESS -BEGIN -LOOP - E1 <= '0'; - WAIT FOR 25000 ps; - E1 <= '1'; - WAIT FOR 25000 ps; - IF (NOW >= 1000000 ps) THEN WAIT; END IF; -END LOOP; -END PROCESS t_prcs_E1; - --- X0 -t_prcs_X0: PROCESS -BEGIN -LOOP - X0 <= '0'; - WAIT FOR 50000 ps; - X0 <= '1'; - WAIT FOR 50000 ps; - IF (NOW >= 1000000 ps) THEN WAIT; END IF; -END LOOP; -END PROCESS t_prcs_X0; - --- X1 -t_prcs_X1: PROCESS -BEGIN -LOOP - X1 <= '0'; - WAIT FOR 100000 ps; - X1 <= '1'; - WAIT FOR 100000 ps; - IF (NOW >= 1000000 ps) THEN WAIT; END IF; -END LOOP; -END PROCESS t_prcs_X1; -END Dec2_4_arch; diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/Waveform1.vwf.vt b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/Waveform1.vwf.vt deleted file mode 100644 index b12b1c3..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/Waveform1.vwf.vt +++ /dev/null @@ -1,92 +0,0 @@ -// Copyright (C) 2020 Intel Corporation. All rights reserved. -// Your use of Intel Corporation's design tools, logic functions -// and other software and tools, and any partner logic -// functions, and any output files from any of the foregoing -// (including device programming or simulation files), and any -// associated documentation or information are expressly subject -// to the terms and conditions of the Intel Program License -// Subscription Agreement, the Intel Quartus Prime License Agreement, -// the Intel FPGA IP License Agreement, or other applicable license -// agreement, including, without limitation, that your use is for -// the sole purpose of programming logic devices manufactured by -// Intel and sold by Intel or its authorized distributors. Please -// refer to the applicable agreement for further details, at -// https://fpgasoftware.intel.com/eula. - -// ***************************************************************************** -// This file contains a Verilog test bench with test vectors .The test vectors -// are exported from a vector file in the Quartus Waveform Editor and apply to -// the top level entity of the current Quartus project .The user can use this -// testbench to simulate his design using a third-party simulation tool . -// ***************************************************************************** -// Generated on "11/14/2022 21:42:10" - -// Verilog Test Bench (with test vectors) for design : Dec2_4 -// -// Simulation tool : 3rd Party -// - -`timescale 1 ps/ 1 ps -module Dec2_4_vlg_vec_tst(); -// constants -// general purpose registers -reg E0L; -reg E1; -reg X0; -reg X1; -// wires -wire Y0; -wire Y1; -wire Y2; -wire Y3; - -// assign statements (if any) -Dec2_4 i1 ( -// port map - connection between master ports and signals/registers - .E0L(E0L), - .E1(E1), - .X0(X0), - .X1(X1), - .Y0(Y0), - .Y1(Y1), - .Y2(Y2), - .Y3(Y3) -); -initial -begin -#1000000 $finish; -end - -// E0L -always -begin - E0L = 1'b0; - E0L = #12500 1'b1; - #12500; -end - -// E1 -always -begin - E1 = 1'b0; - E1 = #25000 1'b1; - #25000; -end - -// X0 -always -begin - X0 = 1'b0; - X0 = #50000 1'b1; - #50000; -end - -// X1 -always -begin - X1 = 1'b0; - X1 = #100000 1'b1; - #100000; -end -endmodule - diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/WaveformDecoderNode.vwf.vht b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/WaveformDecoderNode.vwf.vht deleted file mode 100644 index eaa536e..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/WaveformDecoderNode.vwf.vht +++ /dev/null @@ -1,118 +0,0 @@ --- Copyright (C) 2020 Intel Corporation. All rights reserved. --- Your use of Intel Corporation's design tools, logic functions --- and other software and tools, and any partner logic --- functions, and any output files from any of the foregoing --- (including device programming or simulation files), and any --- associated documentation or information are expressly subject --- to the terms and conditions of the Intel Program License --- Subscription Agreement, the Intel Quartus Prime License Agreement, --- the Intel FPGA IP License Agreement, or other applicable license --- agreement, including, without limitation, that your use is for --- the sole purpose of programming logic devices manufactured by --- Intel and sold by Intel or its authorized distributors. Please --- refer to the applicable agreement for further details, at --- https://fpgasoftware.intel.com/eula. - --- ***************************************************************************** --- This file contains a Vhdl test bench with test vectors .The test vectors --- are exported from a vector file in the Quartus Waveform Editor and apply to --- the top level entity of the current Quartus project .The user can use this --- testbench to simulate his design using a third-party simulation tool . --- ***************************************************************************** --- Generated on "11/04/2022 18:04:28" - --- Vhdl Test Bench(with test vectors) for design : Dec2_4 --- --- Simulation tool : 3rd Party --- - -LIBRARY ieee; -USE ieee.std_logic_1164.all; - -ENTITY Dec2_4_vhd_vec_tst IS -END Dec2_4_vhd_vec_tst; -ARCHITECTURE Dec2_4_arch OF Dec2_4_vhd_vec_tst IS --- constants --- signals -SIGNAL E0L : STD_LOGIC; -SIGNAL E1 : STD_LOGIC; -SIGNAL X0 : STD_LOGIC; -SIGNAL X1 : STD_LOGIC; -SIGNAL Y0 : STD_LOGIC; -SIGNAL Y1 : STD_LOGIC; -SIGNAL Y2 : STD_LOGIC; -SIGNAL Y3 : STD_LOGIC; -COMPONENT Dec2_4 - PORT ( - E0L : IN STD_LOGIC; - E1 : IN STD_LOGIC; - X0 : IN STD_LOGIC; - X1 : IN STD_LOGIC; - Y0 : OUT STD_LOGIC; - Y1 : OUT STD_LOGIC; - Y2 : OUT STD_LOGIC; - Y3 : OUT STD_LOGIC - ); -END COMPONENT; -BEGIN - i1 : Dec2_4 - PORT MAP ( --- list connections between master ports and signals - E0L => E0L, - E1 => E1, - X0 => X0, - X1 => X1, - Y0 => Y0, - Y1 => Y1, - Y2 => Y2, - Y3 => Y3 - ); - --- E0L -t_prcs_E0L: PROCESS -BEGIN -LOOP - E0L <= '0'; - WAIT FOR 100000 ps; - E0L <= '1'; - WAIT FOR 100000 ps; - IF (NOW >= 1000000 ps) THEN WAIT; END IF; -END LOOP; -END PROCESS t_prcs_E0L; - --- E1 -t_prcs_E1: PROCESS -BEGIN -LOOP - E1 <= '0'; - WAIT FOR 50000 ps; - E1 <= '1'; - WAIT FOR 50000 ps; - IF (NOW >= 1000000 ps) THEN WAIT; END IF; -END LOOP; -END PROCESS t_prcs_E1; - --- X1 -t_prcs_X1: PROCESS -BEGIN -LOOP - X1 <= '0'; - WAIT FOR 25000 ps; - X1 <= '1'; - WAIT FOR 25000 ps; - IF (NOW >= 1000000 ps) THEN WAIT; END IF; -END LOOP; -END PROCESS t_prcs_X1; - --- X0 -t_prcs_X0: PROCESS -BEGIN -LOOP - X0 <= '0'; - WAIT FOR 12500 ps; - X0 <= '1'; - WAIT FOR 12500 ps; - IF (NOW >= 1000000 ps) THEN WAIT; END IF; -END LOOP; -END PROCESS t_prcs_X0; -END Dec2_4_arch; diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/WaveformDecoderNode.vwf.vt b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/WaveformDecoderNode.vwf.vt deleted file mode 100644 index 2977ed4..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/WaveformDecoderNode.vwf.vt +++ /dev/null @@ -1,92 +0,0 @@ -// Copyright (C) 2020 Intel Corporation. All rights reserved. -// Your use of Intel Corporation's design tools, logic functions -// and other software and tools, and any partner logic -// functions, and any output files from any of the foregoing -// (including device programming or simulation files), and any -// associated documentation or information are expressly subject -// to the terms and conditions of the Intel Program License -// Subscription Agreement, the Intel Quartus Prime License Agreement, -// the Intel FPGA IP License Agreement, or other applicable license -// agreement, including, without limitation, that your use is for -// the sole purpose of programming logic devices manufactured by -// Intel and sold by Intel or its authorized distributors. Please -// refer to the applicable agreement for further details, at -// https://fpgasoftware.intel.com/eula. - -// ***************************************************************************** -// This file contains a Verilog test bench with test vectors .The test vectors -// are exported from a vector file in the Quartus Waveform Editor and apply to -// the top level entity of the current Quartus project .The user can use this -// testbench to simulate his design using a third-party simulation tool . -// ***************************************************************************** -// Generated on "11/04/2022 15:15:39" - -// Verilog Test Bench (with test vectors) for design : Dec2_4 -// -// Simulation tool : 3rd Party -// - -`timescale 1 ps/ 1 ps -module Dec2_4_vlg_vec_tst(); -// constants -// general purpose registers -reg E0L; -reg E1; -reg X0; -reg X1; -// wires -wire Y0; -wire Y1; -wire Y2; -wire Y3; - -// assign statements (if any) -Dec2_4 i1 ( -// port map - connection between master ports and signals/registers - .E0L(E0L), - .E1(E1), - .X0(X0), - .X1(X1), - .Y0(Y0), - .Y1(Y1), - .Y2(Y2), - .Y3(Y3) -); -initial -begin -#1000000 $finish; -end - -// E0L -always -begin - E0L = 1'b0; - E0L = #100000 1'b1; - #100000; -end - -// E1 -always -begin - E1 = 1'b0; - E1 = #50000 1'b1; - #50000; -end - -// X1 -always -begin - X1 = 1'b0; - X1 = #25000 1'b1; - #25000; -end - -// X0 -always -begin - X0 = 1'b0; - X0 = #12500 1'b1; - #12500; -end -endmodule - diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/transcript b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/transcript deleted file mode 100644 index 226731f..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/transcript +++ /dev/null @@ -1,47 +0,0 @@ -# do DecoderDemo.do -# ** Warning: (vlib-34) Library already exists at "work". -# Model Technology ModelSim - Intel FPGA Edition vcom 2020.1 Compiler 2020.02 Feb 28 2020 -# Start time: 21:42:31 on Nov 14,2022 -# vcom -work work DecoderDemo.vho -# -- Loading package STANDARD -# -- Loading package TEXTIO -# -- Loading package std_logic_1164 -# -- Loading package VITAL_Timing -# -- Loading package VITAL_Primitives -# -- Loading package cycloneive_atom_pack -# -- Loading package cycloneive_components -# -- Compiling entity hard_block -# -- Compiling architecture structure of hard_block -# -- Compiling entity Dec2_4 -# -- Compiling architecture structure of Dec2_4 -# End time: 21:42:31 on Nov 14,2022, Elapsed time: 0:00:00 -# Errors: 0, Warnings: 0 -# Model Technology ModelSim - Intel FPGA Edition vcom 2020.1 Compiler 2020.02 Feb 28 2020 -# Start time: 21:42:31 on Nov 14,2022 -# vcom -work work Waveform1.vwf.vht -# -- Loading package STANDARD -# -- Loading package TEXTIO -# -- Loading package std_logic_1164 -# -- Compiling entity Dec2_4_vhd_vec_tst -# -- Compiling architecture Dec2_4_arch of Dec2_4_vhd_vec_tst -# End time: 21:42:31 on Nov 14,2022, Elapsed time: 0:00:00 -# Errors: 0, Warnings: 0 -# vsim -c -t 1ps -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Dec2_4_vhd_vec_tst -# Start time: 21:42:31 on Nov 14,2022 -# Loading std.standard -# Loading std.textio(body) -# Loading ieee.std_logic_1164(body) -# Loading work.dec2_4_vhd_vec_tst(dec2_4_arch) -# Loading ieee.vital_timing(body) -# Loading ieee.vital_primitives(body) -# Loading cycloneive.cycloneive_atom_pack(body) -# Loading cycloneive.cycloneive_components -# Loading work.dec2_4(structure) -# Loading work.hard_block(structure) -# Loading ieee.std_logic_arith(body) -# Loading cycloneive.cycloneive_io_obuf(arch) -# Loading cycloneive.cycloneive_io_ibuf(arch) -# Loading cycloneive.cycloneive_lcell_comb(vital_lcell_comb) -# after#33 -# End time: 21:42:31 on Nov 14,2022, Elapsed time: 0:00:00 -# Errors: 0, Warnings: 0 diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/vwf_sim_transcript b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/vwf_sim_transcript deleted file mode 100644 index 3a3fbbc..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/vwf_sim_transcript +++ /dev/null @@ -1,76 +0,0 @@ -Determining the location of the ModelSim executable... - -Using: /home/tiagorg/intelFPGA_lite/20.1/modelsim_ase/linuxaloem/ - -To specify a ModelSim executable directory, select: Tools -> Options -> EDA Tool Options -Note: if both ModelSim-Altera and ModelSim executables are available, ModelSim-Altera will be used. - -**** Generating the ModelSim Testbench **** - -quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off DecoderDemo -c DecoderDemo --vector_source="/home/tiagorg/repos/DecoderDemo/Waveform1.vwf" --testbench_file="/home/tiagorg/repos/DecoderDemo/simulation/qsim/Waveform1.vwf.vht" - -Info: *******************************************************************Info: Running Quartus Prime EDA Netlist Writer Info: Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition Info: Copyright (C) 2020 Intel Corporation. All rights reserved. Info: Your use of Intel Corporation's design tools, logic functions Info: and other software and tools, and any partner logic Info: functions, and any output files from any of the foregoing Info: (including device programming or simulation files), and any Info: associated documentation or information are expressly subject Info: to the terms and conditions of the Intel Program License Info: Subscription Agreement, the Intel Quartus Prime License Agreement, Info: the Intel FPGA IP License Agreement, or other applicable license Info: agreement, including, without limitation, that your use is for Info: the sole purpose of programming logic devices manufactured by Info: Intel and sold by Intel or its authorized distributors. Please Info: refer to the applicable agreement for further details, at Info: https://fpgasoftware.intel.com/eula. Info: Processing started: Mon Nov 14 21:42:30 2022Info: Command: quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off DecoderDemo -c DecoderDemo --vector_source=/home/tiagorg/repos/DecoderDemo/Waveform1.vwf --testbench_file=/home/tiagorg/repos/DecoderDemo/simulation/qsim/Waveform1.vwf.vhtWarning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance. -Completed successfully. - -**** Generating the functional simulation netlist **** - -quartus_eda --write_settings_files=off --simulation --functional=on --flatten_buses=off --tool=modelsim_oem --format=vhdl --output_directory="/home/tiagorg/repos/DecoderDemo/simulation/qsim/" DecoderDemo -c DecoderDemo - -Info: *******************************************************************Info: Running Quartus Prime EDA Netlist Writer Info: Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition Info: Copyright (C) 2020 Intel Corporation. All rights reserved. Info: Your use of Intel Corporation's design tools, logic functions Info: and other software and tools, and any partner logic Info: functions, and any output files from any of the foregoing Info: (including device programming or simulation files), and any Info: associated documentation or information are expressly subject Info: to the terms and conditions of the Intel Program License Info: Subscription Agreement, the Intel Quartus Prime License Agreement, Info: the Intel FPGA IP License Agreement, or other applicable license Info: agreement, including, without limitation, that your use is for Info: the sole purpose of programming logic devices manufactured by Info: Intel and sold by Intel or its authorized distributors. Please Info: refer to the applicable agreement for further details, at Info: https://fpgasoftware.intel.com/eula. Info: Processing started: Mon Nov 14 21:42:30 2022Info: Command: quartus_eda --write_settings_files=off --simulation=on --functional=on --flatten_buses=off --tool=modelsim_oem --format=vhdl --output_directory=/home/tiagorg/repos/DecoderDemo/simulation/qsim/ DecoderDemo -c DecoderDemoWarning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance.Info (204019): Generated file DecoderDemo.vho in folder "/home/tiagorg/repos/DecoderDemo/simulation/qsim//" for EDA simulation toolInfo: Quartus Prime EDA Netlist Writer was successful. 0 errors, 1 warning Info: Peak virtual memory: 603 megabytes Info: Processing ended: Mon Nov 14 21:42:31 2022 Info: Elapsed time: 00:00:01 Info: Total CPU time (on all processors): 00:00:00 -Completed successfully. - -**** Generating the ModelSim .do script **** - -/home/tiagorg/repos/DecoderDemo/simulation/qsim/DecoderDemo.do generated. - -Completed successfully. - -**** Running the ModelSim simulation **** - -/home/tiagorg/intelFPGA_lite/20.1/modelsim_ase/linuxaloem//vsim -c -do DecoderDemo.do - -Reading pref.tcl -# 2020.1 -# do DecoderDemo.do -# ** Warning: (vlib-34) Library already exists at "work". -# Model Technology ModelSim - Intel FPGA Edition vcom 2020.1 Compiler 2020.02 Feb 28 2020 -# Start time: 21:42:31 on Nov 14,2022# vcom -work work DecoderDemo.vho -# -- Loading package STANDARD -# -- Loading package TEXTIO -# -- Loading package std_logic_1164 -# -- Loading package VITAL_Timing -# -- Loading package VITAL_Primitives -# -- Loading package cycloneive_atom_pack# -- Loading package cycloneive_components -# -- Compiling entity hard_block -# -- Compiling architecture structure of hard_block -# -- Compiling entity Dec2_4 -# -- Compiling architecture structure of Dec2_4 -# End time: 21:42:31 on Nov 14,2022, Elapsed time: 0:00:00 -# Errors: 0, Warnings: 0 -# Model Technology ModelSim - Intel FPGA Edition vcom 2020.1 Compiler 2020.02 Feb 28 2020 -# Start time: 21:42:31 on Nov 14,2022# vcom -work work Waveform1.vwf.vht -# -- Loading package STANDARD -# -- Loading package TEXTIO -# -- Loading package std_logic_1164# -- Compiling entity Dec2_4_vhd_vec_tst# -- Compiling architecture Dec2_4_arch of Dec2_4_vhd_vec_tst -# End time: 21:42:31 on Nov 14,2022, Elapsed time: 0:00:00 -# Errors: 0, Warnings: 0 -# vsim -c -t 1ps -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Dec2_4_vhd_vec_tst # Start time: 21:42:31 on Nov 14,2022# Loading std.standard# Loading std.textio(body)# Loading ieee.std_logic_1164(body)# Loading work.dec2_4_vhd_vec_tst(dec2_4_arch)# Loading ieee.vital_timing(body)# Loading ieee.vital_primitives(body)# Loading cycloneive.cycloneive_atom_pack(body)# Loading cycloneive.cycloneive_components# Loading work.dec2_4(structure)# Loading work.hard_block(structure)# Loading ieee.std_logic_arith(body)# Loading cycloneive.cycloneive_io_obuf(arch)# Loading cycloneive.cycloneive_io_ibuf(arch)# Loading cycloneive.cycloneive_lcell_comb(vital_lcell_comb) -# after#33 -# End time: 21:42:31 on Nov 14,2022, Elapsed time: 0:00:00# Errors: 0, Warnings: 0 -Completed successfully. - -**** Converting ModelSim VCD to vector waveform **** - -Reading /home/tiagorg/repos/DecoderDemo/Waveform1.vwf... - -Reading /home/tiagorg/repos/DecoderDemo/simulation/qsim/DecoderDemo.msim.vcd... - -Processing channel transitions... - -Writing the resulting VWF to /home/tiagorg/repos/DecoderDemo/simulation/qsim/DecoderDemo_20221114214232.sim.vwf - -Finished VCD to VWF conversion. - -Completed successfully. - -All completed. \ No newline at end of file diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/work/_info b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/work/_info deleted file mode 100644 index 73217c1..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/work/_info +++ /dev/null @@ -1,199 +0,0 @@ -m255 -K4 -z2 -!s11f MIXED_VERSIONS -!s11e vcom 2020.1 2020.02, Feb 28 2020 -13 -!s112 1.1 -!i10d 8192 -!i10e 25 -!i10f 100 -cModel Technology -d/home/rubeng/Documents/UAlinux/ISD/Quartus Prime/simulation/qsim -Edec2_4 -Z0 w1668462151 -Z1 DPx4 ieee 16 vital_primitives 0 22 G>kiXP8Q9dRClKfK1Zn7j1 -Z2 DPx10 cycloneive 20 cycloneive_atom_pack 0 22 WOh:M[al;oVzG5c`D0 -Z3 DPx4 ieee 12 vital_timing 0 22 J>EBealN09f8GzldA[z2>3 -Z4 DPx3 std 6 textio 0 22 zE1`LPoLg^DX3Oz^4Fj1K3 -Z5 DPx4 ieee 14 std_logic_1164 0 22 cVAk:aDinOX8^VGI1ekP<3 -Z6 DPx10 cycloneive 21 cycloneive_components 0 22 zGMDhP>8e@2k@f0eV]aK;=O=B=]Jjk[J2 -!s100 ]b[TgE:4=5WElgH>6194V2 -R10 -32 -R11 -!i10b 1 -R12 -R13 -R14 -!i113 1 -R15 -R16 -vDec2_4 -Z17 !s110 1668462131 -!i10b 1 -!s100 6Bme@05RTLTDEPkROGDf12 -Z18 !s11b Dg1SIo80bB@j0V0VzS_@n1 -I@`C[jj7c4zWd83Mkbk3F?3 -Z19 VDg1SIo80bB@j0V0VzS_@n1 -R7 -w1668462131 -8DecoderDemo.vo -FDecoderDemo.vo -!i122 6 -L0 32 228 -Z20 OV;L;2020.1;71 -r1 -!s85 0 -31 -Z21 !s108 1668462131.000000 -!s107 DecoderDemo.vo| -!s90 -work|work|DecoderDemo.vo| -!i113 1 -R15 -Z22 tCvgOpt 0 -n@dec2_4 -Edec2_4_vhd_vec_tst -Z23 w1668462150 -R4 -R5 -!i122 9 -R7 -Z24 8Waveform1.vwf.vht -Z25 FWaveform1.vwf.vht -l0 -L32 1 -V]RWc]K44[[FXan`?6Mgb51 -!s100 ]VeFd2Xj9^IV`eVA>UBS00 -R10 -32 -R11 -!i10b 1 -R12 -Z26 !s90 -work|work|Waveform1.vwf.vht| -!s107 Waveform1.vwf.vht| -!i113 1 -R15 -R16 -Adec2_4_arch -R4 -R5 -Z27 DEx4 work 18 dec2_4_vhd_vec_tst 0 22 ]RWc]K44[[FXan`?6Mgb51 -!i122 9 -l57 -L34 85 -Vgd0hXcMCOK6D0V?6Lf1CV3 -!s100 1cPYZ^B?^YH[mBM9]Z>;9^3aXOW2 -R18 -IS19P;WH<=2;ST`Df?6d[j3 -R19 -R7 -w1668462130 -8Waveform1.vwf.vt -FWaveform1.vwf.vt -!i122 7 -L0 30 62 -R20 -r1 -!s85 0 -31 -R21 -!s107 Waveform1.vwf.vt| -!s90 -work|work|Waveform1.vwf.vt| -!i113 1 -R15 -R22 -n@dec2_4_vlg_vec_tst -Ehard_block -R0 -R1 -R2 -R3 -R4 -R5 -R6 -!i122 8 -R7 -R8 -R9 -l0 -L35 1 -VB]0;STalBkCB1_B4BXQDW2 -!s100 >mXi5[`cD`bFC`UBKA5o7W??azG@W@@eFOTF0 -!s100 [5;Wd8QGQ>@2NGoJ1I]Y43 -R10 -32 -R11 -!i10b 1 -R12 -R13 -R14 -!i113 1 -R15 -R16 diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/work/_lib.qdb b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/work/_lib.qdb deleted file mode 100644 index ebf78cc..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/work/_lib.qdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/work/_lib1_0.qdb b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/work/_lib1_0.qdb deleted file mode 100644 index 1bf60e5..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/work/_lib1_0.qdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/work/_lib1_0.qpg b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/work/_lib1_0.qpg deleted file mode 100644 index c753105..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/work/_lib1_0.qpg and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/work/_lib1_0.qtl b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/work/_lib1_0.qtl deleted file mode 100644 index 079cea0..0000000 Binary files a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/work/_lib1_0.qtl and /dev/null differ diff --git a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/work/_vmake b/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/work/_vmake deleted file mode 100644 index 37aa36a..0000000 --- a/1ano/isd/quartus-projects/DecoderDemo/simulation/qsim/work/_vmake +++ /dev/null @@ -1,4 +0,0 @@ -m255 -K4 -z0 -cModel Technology diff --git a/1ano/isd/quartus-projects/MuxDemo/Mux16_1.bdf b/1ano/isd/quartus-projects/MuxDemo/Mux16_1.bdf index f48e5f5..3bd219b 100644 --- a/1ano/isd/quartus-projects/MuxDemo/Mux16_1.bdf +++ b/1ano/isd/quartus-projects/MuxDemo/Mux16_1.bdf @@ -22,7 +22,7 @@ https://fpgasoftware.intel.com/eula. (header "graphic" (version "1.4")) (pin (input) - (rect 120 160 288 176) + (rect 152 160 320 176) (text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6))) (text "I0" (rect 5 0 16 13)(font "Intel Clear" )) (pt 168 8) @@ -38,7 +38,7 @@ https://fpgasoftware.intel.com/eula. ) (pin (input) - (rect 120 280 288 296) + (rect 152 256 320 272) (text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6))) (text "I2" (rect 5 0 15 13)(font "Intel Clear" )) (pt 168 8) @@ -54,7 +54,7 @@ https://fpgasoftware.intel.com/eula. ) (pin (input) - (rect 120 296 288 312) + (rect 152 272 320 288) (text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6))) (text "I3" (rect 5 0 15 13)(font "Intel Clear" )) (pt 168 8) @@ -70,7 +70,7 @@ https://fpgasoftware.intel.com/eula. ) (pin (input) - (rect 120 400 288 416) + (rect 152 352 320 368) (text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6))) (text "I4" (rect 5 0 16 13)(font "Intel Clear" )) (pt 168 8) @@ -86,7 +86,7 @@ https://fpgasoftware.intel.com/eula. ) (pin (input) - (rect 120 416 288 432) + (rect 152 368 320 384) (text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6))) (text "I5" (rect 5 0 15 13)(font "Intel Clear" )) (pt 168 8) @@ -102,7 +102,7 @@ https://fpgasoftware.intel.com/eula. ) (pin (input) - (rect 120 520 288 536) + (rect 152 448 320 464) (text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6))) (text "I6" (rect 5 0 16 13)(font "Intel Clear" )) (pt 168 8) @@ -118,7 +118,7 @@ https://fpgasoftware.intel.com/eula. ) (pin (input) - (rect 120 536 288 552) + (rect 152 464 320 480) (text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6))) (text "I7" (rect 5 0 15 13)(font "Intel Clear" )) (pt 168 8) @@ -134,7 +134,7 @@ https://fpgasoftware.intel.com/eula. ) (pin (input) - (rect 128 640 296 656) + (rect 152 544 320 560) (text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6))) (text "I8" (rect 5 -2 16 11)(font "Intel Clear" )) (pt 168 8) @@ -150,7 +150,7 @@ https://fpgasoftware.intel.com/eula. ) (pin (input) - (rect 128 656 296 672) + (rect 152 560 320 576) (text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6))) (text "I9" (rect 5 -2 15 11)(font "Intel Clear" )) (pt 168 8) @@ -166,7 +166,7 @@ https://fpgasoftware.intel.com/eula. ) (pin (input) - (rect 128 760 296 776) + (rect 152 640 320 656) (text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6))) (text "I10" (rect 5 -2 22 11)(font "Intel Clear" )) (pt 168 8) @@ -182,7 +182,7 @@ https://fpgasoftware.intel.com/eula. ) (pin (input) - (rect 128 776 296 792) + (rect 152 656 320 672) (text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6))) (text "I11" (rect 5 -2 21 11)(font "Intel Clear" )) (pt 168 8) @@ -198,7 +198,7 @@ https://fpgasoftware.intel.com/eula. ) (pin (input) - (rect 112 880 280 896) + (rect 152 736 320 752) (text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6))) (text "I12" (rect 5 -2 21 11)(font "Intel Clear" )) (pt 168 8) @@ -214,7 +214,7 @@ https://fpgasoftware.intel.com/eula. ) (pin (input) - (rect 112 896 280 912) + (rect 152 752 320 768) (text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6))) (text "I13" (rect 5 -2 21 11)(font "Intel Clear" )) (pt 168 8) @@ -230,7 +230,7 @@ https://fpgasoftware.intel.com/eula. ) (pin (input) - (rect 112 1000 280 1016) + (rect 152 832 320 848) (text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6))) (text "I14" (rect 5 -2 22 11)(font "Intel Clear" )) (pt 168 8) @@ -246,7 +246,7 @@ https://fpgasoftware.intel.com/eula. ) (pin (input) - (rect 112 1016 280 1032) + (rect 152 848 320 864) (text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6))) (text "I15" (rect 5 -2 21 11)(font "Intel Clear" )) (pt 168 8) @@ -262,7 +262,7 @@ https://fpgasoftware.intel.com/eula. ) (pin (input) - (rect 496 -64 512 104) + (rect 432 40 448 208) (text "INPUT" (rect 6 125 16 154)(font "Arial" (font_size 6))(vertical)) (text "Sel2" (rect 6 5 19 27)(font "Intel Clear" )(vertical)) (pt 8 168) @@ -279,24 +279,7 @@ https://fpgasoftware.intel.com/eula. ) (pin (input) - (rect 320 -56 336 112) - (text "INPUT" (rect 6 125 16 154)(font "Arial" (font_size 6))(vertical)) - (text "Sel1" (rect 5 5 16 28)(font "Arial" )(vertical)) - (pt 8 168) - (drawing - (line (pt 4 84)(pt 4 109)) - (line (pt 12 84)(pt 12 109)) - (line (pt 8 113)(pt 8 168)) - (line (pt 4 84)(pt 12 84)) - (line (pt 12 109)(pt 8 113)) - (line (pt 4 109)(pt 8 113)) - ) - (rotate270) - (text "VCC" (rect -1 128 9 149)(font "Arial" (font_size 6))(vertical)) -) -(pin - (input) - (rect 760 -64 776 104) + (rect 560 200 576 368) (text "INPUT" (rect 6 125 16 154)(font "Arial" (font_size 6))(vertical)) (text "Sel3" (rect 4 5 17 27)(font "Intel Clear" )(vertical)) (pt 8 168) @@ -313,7 +296,7 @@ https://fpgasoftware.intel.com/eula. ) (pin (input) - (rect 936 -64 952 104) + (rect 672 184 688 352) (text "INPUT" (rect 6 125 16 154)(font "Arial" (font_size 6))(vertical)) (text "Sel4" (rect 4 5 17 28)(font "Intel Clear" )(vertical)) (pt 8 168) @@ -330,9 +313,25 @@ https://fpgasoftware.intel.com/eula. ) (pin (input) - (rect 120 176 288 192) + (rect 152 144 320 160) (text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6))) - (text "ze" (rect 5 0 18 13)(font "Intel Clear" )) + (text "Sel1" (rect 5 0 28 11)(font "Arial" )) + (pt 168 8) + (drawing + (line (pt 84 12)(pt 109 12)) + (line (pt 84 4)(pt 109 4)) + (line (pt 113 8)(pt 168 8)) + (line (pt 84 12)(pt 84 4)) + (line (pt 109 4)(pt 113 8)) + (line (pt 109 12)(pt 113 8)) + ) + (text "VCC" (rect 128 7 149 17)(font "Arial" (font_size 6))) +) +(pin + (input) + (rect 152 176 320 192) + (text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6))) + (text "I1" (rect 5 0 16 13)(font "Intel Clear" )) (pt 168 8) (drawing (line (pt 84 12)(pt 109 12)) @@ -346,22 +345,23 @@ https://fpgasoftware.intel.com/eula. ) (pin (output) - (rect 1072 552 1248 568) - (text "OUTPUT" (rect 1 0 41 10)(font "Arial" (font_size 6))) - (text "pin_name1" (rect 90 0 146 11)(font "Arial" )) - (pt 0 8) + (rect 784 368 800 544) + (text "OUTPUT" (rect 6 1 16 41)(font "Arial" (font_size 6))(vertical)) + (text "Y" (rect 5 90 16 100)(font "Arial" )(vertical)) + (pt 8 0) (drawing - (line (pt 0 8)(pt 52 8)) - (line (pt 52 4)(pt 78 4)) - (line (pt 52 12)(pt 78 12)) - (line (pt 52 12)(pt 52 4)) - (line (pt 78 4)(pt 82 8)) - (line (pt 82 8)(pt 78 12)) - (line (pt 78 12)(pt 82 8)) + (line (pt 8 0)(pt 8 52)) + (line (pt 12 52)(pt 12 78)) + (line (pt 4 52)(pt 4 78)) + (line (pt 4 52)(pt 12 52)) + (line (pt 12 78)(pt 8 82)) + (line (pt 8 82)(pt 4 78)) + (line (pt 4 78)(pt 8 82)) ) + (rotate270) ) (symbol - (rect 376 120 472 216) + (rect 336 120 432 216) (text "Mux2_1" (rect 5 0 51 15)(font "Intel Clear" (font_size 8))) (text "inst" (rect 8 79 28 92)(font "Intel Clear" )) (port @@ -397,7 +397,7 @@ https://fpgasoftware.intel.com/eula. ) ) (symbol - (rect 376 240 472 336) + (rect 336 216 432 312) (text "Mux2_1" (rect 5 0 51 15)(font "Intel Clear" (font_size 8))) (text "inst1" (rect 8 79 32 92)(font "Intel Clear" )) (port @@ -433,7 +433,7 @@ https://fpgasoftware.intel.com/eula. ) ) (symbol - (rect 376 360 472 456) + (rect 336 312 432 408) (text "Mux2_1" (rect 5 0 51 15)(font "Intel Clear" (font_size 8))) (text "inst2" (rect 8 79 32 92)(font "Intel Clear" )) (port @@ -469,7 +469,7 @@ https://fpgasoftware.intel.com/eula. ) ) (symbol - (rect 376 480 472 576) + (rect 336 408 432 504) (text "Mux2_1" (rect 5 0 51 15)(font "Intel Clear" (font_size 8))) (text "inst3" (rect 8 79 32 92)(font "Intel Clear" )) (port @@ -505,7 +505,7 @@ https://fpgasoftware.intel.com/eula. ) ) (symbol - (rect 616 208 712 304) + (rect 456 184 552 280) (text "Mux2_1" (rect 5 0 51 15)(font "Intel Clear" (font_size 8))) (text "inst4" (rect 8 79 33 92)(font "Intel Clear" )) (port @@ -541,7 +541,7 @@ https://fpgasoftware.intel.com/eula. ) ) (symbol - (rect 616 448 712 544) + (rect 456 376 552 472) (text "Mux2_1" (rect 5 0 51 15)(font "Intel Clear" (font_size 8))) (text "inst5" (rect 8 79 32 92)(font "Intel Clear" )) (port @@ -577,7 +577,7 @@ https://fpgasoftware.intel.com/eula. ) ) (symbol - (rect 376 600 472 696) + (rect 336 504 432 600) (text "Mux2_1" (rect 5 0 51 15)(font "Intel Clear" (font_size 8))) (text "inst6" (rect 8 79 33 92)(font "Intel Clear" )) (port @@ -613,7 +613,7 @@ https://fpgasoftware.intel.com/eula. ) ) (symbol - (rect 376 720 472 816) + (rect 336 600 432 696) (text "Mux2_1" (rect 5 0 51 15)(font "Intel Clear" (font_size 8))) (text "inst7" (rect 8 79 32 92)(font "Intel Clear" )) (port @@ -649,7 +649,7 @@ https://fpgasoftware.intel.com/eula. ) ) (symbol - (rect 376 840 472 936) + (rect 336 696 432 792) (text "Mux2_1" (rect 5 0 51 15)(font "Intel Clear" (font_size 8))) (text "inst8" (rect 8 79 33 92)(font "Intel Clear" )) (port @@ -685,7 +685,7 @@ https://fpgasoftware.intel.com/eula. ) ) (symbol - (rect 376 960 472 1056) + (rect 336 792 432 888) (text "Mux2_1" (rect 5 0 51 15)(font "Intel Clear" (font_size 8))) (text "inst9" (rect 8 79 32 92)(font "Intel Clear" )) (port @@ -721,7 +721,7 @@ https://fpgasoftware.intel.com/eula. ) ) (symbol - (rect 616 688 712 784) + (rect 456 568 552 664) (text "Mux2_1" (rect 5 0 51 15)(font "Intel Clear" (font_size 8))) (text "inst10" (rect 8 79 41 92)(font "Intel Clear" )) (port @@ -757,7 +757,7 @@ https://fpgasoftware.intel.com/eula. ) ) (symbol - (rect 616 896 712 992) + (rect 456 680 552 776) (text "Mux2_1" (rect 5 0 51 15)(font "Intel Clear" (font_size 8))) (text "inst11" (rect 8 79 39 92)(font "Intel Clear" )) (port @@ -793,7 +793,7 @@ https://fpgasoftware.intel.com/eula. ) ) (symbol - (rect 808 328 904 424) + (rect 576 344 672 440) (text "Mux2_1" (rect 5 0 51 15)(font "Intel Clear" (font_size 8))) (text "inst12" (rect 8 79 39 92)(font "Intel Clear" )) (port @@ -829,7 +829,7 @@ https://fpgasoftware.intel.com/eula. ) ) (symbol - (rect 816 800 912 896) + (rect 576 648 672 744) (text "Mux2_1" (rect 5 0 51 15)(font "Intel Clear" (font_size 8))) (text "inst13" (rect 8 79 39 92)(font "Intel Clear" )) (port @@ -865,7 +865,7 @@ https://fpgasoftware.intel.com/eula. ) ) (symbol - (rect 976 528 1072 624) + (rect 688 328 784 424) (text "Mux2_1" (rect 5 0 51 15)(font "Intel Clear" (font_size 8))) (text "inst14" (rect 8 79 41 92)(font "Intel Clear" )) (port @@ -901,356 +901,317 @@ https://fpgasoftware.intel.com/eula. ) ) (connector - (pt 328 512) - (pt 376 512) -) -(connector - (pt 328 392) - (pt 376 392) -) -(connector - (pt 328 272) - (pt 376 272) + (pt 328 248) + (pt 336 248) ) (connector (pt 328 152) - (pt 376 152) + (pt 328 248) ) (connector - (pt 288 184) - (pt 376 184) + (pt 336 280) + (pt 320 280) ) (connector - (pt 288 168) - (pt 376 168) + (pt 336 264) + (pt 320 264) ) (connector - (pt 288 288) - (pt 376 288) + (pt 336 184) + (pt 320 184) ) (connector - (pt 288 304) - (pt 376 304) + (pt 336 168) + (pt 320 168) ) (connector - (pt 288 408) - (pt 376 408) + (pt 336 360) + (pt 320 360) ) (connector - (pt 288 424) - (pt 376 424) + (pt 336 376) + (pt 320 376) ) (connector - (pt 288 528) - (pt 376 528) + (pt 336 344) + (pt 328 344) ) (connector - (pt 288 544) - (pt 376 544) + (pt 328 248) + (pt 328 344) ) (connector - (pt 296 648) - (pt 376 648) + (pt 432 152) + (pt 448 152) ) (connector - (pt 296 664) - (pt 376 664) + (pt 440 216) + (pt 456 216) ) (connector - (pt 376 768) - (pt 296 768) + (pt 432 248) + (pt 456 248) ) (connector - (pt 296 784) - (pt 376 784) + (pt 448 232) + (pt 456 232) ) (connector - (pt 376 888) - (pt 280 888) + (pt 448 152) + (pt 448 232) ) (connector - (pt 376 904) - (pt 280 904) + (pt 336 456) + (pt 320 456) ) (connector - (pt 376 1008) - (pt 280 1008) + (pt 336 472) + (pt 320 472) ) (connector - (pt 376 1024) - (pt 280 1024) + (pt 336 440) + (pt 328 440) ) (connector - (pt 376 992) - (pt 328 992) + (pt 328 344) + (pt 328 440) ) (connector - (pt 328 872) - (pt 376 872) + (pt 320 552) + (pt 336 552) ) (connector - (pt 376 752) - (pt 328 752) + (pt 336 568) + (pt 320 568) ) (connector - (pt 376 632) + (pt 336 536) + (pt 328 536) +) +(connector + (pt 328 440) + (pt 328 536) +) +(connector + (pt 336 648) + (pt 320 648) +) +(connector + (pt 336 664) + (pt 320 664) +) +(connector + (pt 432 536) + (pt 448 536) +) +(connector + (pt 432 344) + (pt 448 344) +) +(connector + (pt 448 424) + (pt 456 424) +) +(connector + (pt 448 344) + (pt 448 424) +) +(connector + (pt 440 408) + (pt 456 408) +) +(connector + (pt 432 440) + (pt 456 440) +) +(connector + (pt 432 632) + (pt 456 632) +) +(connector + (pt 448 616) + (pt 456 616) +) +(connector + (pt 448 536) + (pt 448 616) +) +(connector + (pt 440 600) + (pt 456 600) +) +(connector + (pt 336 728) + (pt 328 728) +) +(connector + (pt 336 632) (pt 328 632) ) (connector - (pt 472 152) - (pt 560 152) + (pt 328 536) + (pt 328 632) ) (connector - (pt 504 480) - (pt 616 480) + (pt 336 744) + (pt 320 744) ) (connector - (pt 472 392) - (pt 568 392) + (pt 336 760) + (pt 320 760) ) (connector - (pt 568 392) - (pt 568 496) + (pt 328 824) + (pt 336 824) ) (connector - (pt 568 496) - (pt 616 496) + (pt 328 632) + (pt 328 728) ) (connector - (pt 472 512) - (pt 616 512) + (pt 328 728) + (pt 328 824) ) (connector - (pt 504 720) - (pt 616 720) + (pt 336 840) + (pt 320 840) ) (connector - (pt 472 752) - (pt 616 752) + (pt 336 856) + (pt 320 856) ) (connector - (pt 472 632) - (pt 560 632) + (pt 432 824) + (pt 448 824) ) (connector - (pt 560 632) - (pt 560 736) + (pt 440 712) + (pt 456 712) ) (connector - (pt 560 736) - (pt 616 736) + (pt 440 408) + (pt 440 600) ) (connector - (pt 472 872) - (pt 560 872) + (pt 440 600) + (pt 440 712) ) (connector - (pt 560 872) - (pt 560 944) + (pt 432 728) + (pt 456 728) ) (connector - (pt 560 944) - (pt 616 944) + (pt 448 824) + (pt 448 744) ) (connector - (pt 472 992) - (pt 560 992) + (pt 456 744) + (pt 448 744) ) (connector - (pt 560 992) - (pt 560 960) + (pt 552 600) + (pt 560 600) ) (connector - (pt 560 960) - (pt 616 960) + (pt 552 216) + (pt 560 216) ) (connector - (pt 616 928) - (pt 504 928) + (pt 560 216) + (pt 560 392) ) (connector - (pt 504 240) - (pt 616 240) + (pt 560 392) + (pt 576 392) ) (connector - (pt 560 152) - (pt 560 256) + (pt 552 408) + (pt 576 408) ) (connector - (pt 560 256) - (pt 616 256) + (pt 568 376) + (pt 576 376) ) (connector - (pt 472 272) - (pt 616 272) + (pt 568 680) + (pt 576 680) ) (connector - (pt 816 832) - (pt 768 832) + (pt 552 712) + (pt 576 712) ) (connector - (pt 808 360) - (pt 768 360) + (pt 560 696) + (pt 576 696) ) (connector - (pt 712 240) - (pt 736 240) + (pt 560 600) + (pt 560 696) ) (connector - (pt 736 240) - (pt 736 376) + (pt 672 680) + (pt 680 680) ) (connector - (pt 808 376) - (pt 736 376) + (pt 680 392) + (pt 688 392) ) (connector - (pt 712 480) - (pt 736 480) + (pt 680 680) + (pt 680 392) ) (connector - (pt 736 480) - (pt 736 392) + (pt 672 376) + (pt 688 376) ) (connector - (pt 808 392) - (pt 736 392) + (pt 784 360) + (pt 792 360) ) (connector - (pt 712 720) - (pt 736 720) -) -(connector - (pt 736 720) - (pt 736 848) -) -(connector - (pt 816 848) - (pt 736 848) -) -(connector - (pt 712 928) - (pt 736 928) -) -(connector - (pt 736 928) - (pt 736 864) -) -(connector - (pt 816 864) - (pt 736 864) -) -(connector - (pt 944 104) - (pt 944 560) -) -(connector - (pt 944 560) - (pt 976 560) -) -(connector - (pt 904 360) - (pt 920 360) -) -(connector - (pt 920 360) - (pt 920 576) -) -(connector - (pt 912 832) - (pt 920 832) -) -(connector - (pt 920 832) - (pt 920 592) -) -(connector - (pt 976 592) - (pt 920 592) -) -(connector - (pt 976 576) - (pt 920 576) -) -(connector - (pt 328 112) + (pt 320 152) (pt 328 152) ) (connector (pt 328 152) - (pt 328 272) + (pt 336 152) ) (connector - (pt 328 272) - (pt 328 392) + (pt 688 360) + (pt 680 360) ) (connector - (pt 328 992) - (pt 328 1048) + (pt 680 360) + (pt 680 352) ) (connector - (pt 328 872) - (pt 328 992) + (pt 568 368) + (pt 568 376) ) (connector - (pt 328 392) - (pt 328 512) + (pt 568 376) + (pt 568 680) ) (connector - (pt 328 512) - (pt 328 632) + (pt 440 208) + (pt 440 216) ) (connector - (pt 328 632) - (pt 328 752) + (pt 440 216) + (pt 440 408) ) (connector - (pt 328 752) - (pt 328 872) + (pt 792 368) + (pt 792 360) ) -(connector - (pt 504 104) - (pt 504 240) -) -(connector - (pt 504 240) - (pt 504 480) -) -(connector - (pt 504 480) - (pt 504 720) -) -(connector - (pt 504 720) - (pt 504 928) -) -(connector - (pt 504 928) - (pt 504 976) -) -(connector - (pt 768 104) - (pt 768 360) -) -(connector - (pt 768 360) - (pt 768 832) -) -(connector - (pt 768 832) - (pt 768 880) -) -(junction (pt 328 392)) -(junction (pt 328 272)) -(junction (pt 328 152)) -(junction (pt 328 512)) -(junction (pt 328 992)) -(junction (pt 328 872)) -(junction (pt 328 752)) +(junction (pt 328 248)) +(junction (pt 328 344)) +(junction (pt 440 216)) +(junction (pt 328 440)) +(junction (pt 328 536)) +(junction (pt 440 408)) +(junction (pt 440 600)) +(junction (pt 328 728)) (junction (pt 328 632)) -(junction (pt 504 480)) -(junction (pt 504 720)) -(junction (pt 504 240)) -(junction (pt 504 928)) -(junction (pt 768 360)) -(junction (pt 768 832)) +(junction (pt 568 376)) +(junction (pt 328 152)) diff --git a/1ano/isd/quartus-projects/MuxDemo/Waveform.vwf b/1ano/isd/quartus-projects/MuxDemo/Mux16_1.vwf similarity index 79% rename from 1ano/isd/quartus-projects/MuxDemo/Waveform.vwf rename to 1ano/isd/quartus-projects/MuxDemo/Mux16_1.vwf index 59d8a95..5cd2f3f 100644 --- a/1ano/isd/quartus-projects/MuxDemo/Waveform.vwf +++ b/1ano/isd/quartus-projects/MuxDemo/Mux16_1.vwf @@ -1,12 +1,12 @@ /* -quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off MuxDemo -c MuxDemo --vector_source="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Waveform.vwf" --testbench_file="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/Waveform.vwf.vht" -quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off MuxDemo -c MuxDemo --vector_source="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Waveform.vwf" --testbench_file="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/Waveform.vwf.vht" +quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off MuxDemo -c MuxDemo --vector_source="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Mux16_1.vwf" --testbench_file="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/Waveform1.vwf.vht" +quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off MuxDemo -c MuxDemo --vector_source="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Waveform1.vwf" --testbench_file="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/Waveform1.vwf.vht" quartus_eda --write_settings_files=off --simulation --functional=on --flatten_buses=off --tool=modelsim_oem --format=vhdl --output_directory="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/" MuxDemo -c MuxDemo quartus_eda --write_settings_files=off --simulation --functional=off --flatten_buses=off --timescale=1ps --tool=modelsim_oem --format=vhdl --output_directory="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/" MuxDemo -c MuxDemo onerror {exit -code 1} vlib work vcom -work work MuxDemo.vho -vcom -work work Waveform.vwf.vht +vcom -work work Waveform1.vwf.vht vsim -c -t 1ps -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Mux16_1_vhd_vec_tst vcd file -direction MuxDemo.msim.vcd vcd add -internal Mux16_1_vhd_vec_tst/* @@ -24,7 +24,7 @@ quit -f onerror {exit -code 1} vlib work vcom -work work MuxDemo.vho -vcom -work work Waveform.vwf.vht +vcom -work work Waveform1.vwf.vht vsim -novopt -c -t 1ps -sdfmax Mux16_1_vhd_vec_tst/i1=MuxDemo_vhd.sdo -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Mux16_1_vhd_vec_tst vcd file -direction MuxDemo.msim.vcd vcd add -internal Mux16_1_vhd_vec_tst/* @@ -86,16 +86,6 @@ SIGNAL("I0") PARENT = ""; } -SIGNAL("I1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - SIGNAL("I2") { VALUE_TYPE = NINE_LEVEL_BIT; @@ -236,16 +226,6 @@ SIGNAL("I15") PARENT = ""; } -SIGNAL("pin_name1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - SIGNAL("Sel1") { VALUE_TYPE = NINE_LEVEL_BIT; @@ -286,12 +266,17 @@ SIGNAL("Sel4") PARENT = ""; } -GROUP("Entradas") +SIGNAL("Y") { - MEMBERS = "I0", "I1", "I2", "I3", "I4", "I5", "I6", "I7", "I8", "I9", "I10", "I11", "I12", "I13", "I14", "I15"; + VALUE_TYPE = NINE_LEVEL_BIT; + SIGNAL_TYPE = SINGLE_BIT; + WIDTH = 1; + LSB_INDEX = -1; + DIRECTION = OUTPUT; + PARENT = ""; } -SIGNAL("ze") +SIGNAL("I1") { VALUE_TYPE = NINE_LEVEL_BIT; SIGNAL_TYPE = SINGLE_BIT; @@ -309,207 +294,103 @@ TRANSITION_LIST("I0") LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 40.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 20.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; LEVEL 1 FOR 15.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; + LEVEL 0 FOR 20.0; LEVEL 1 FOR 15.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 20.0; + LEVEL 0 FOR 25.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 25.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 35.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 35.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 30.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 10.0; - LEVEL 1 FOR 30.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - } -} - -TRANSITION_LIST("I1") -{ - NODE - { - REPEAT = 1; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 15.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; + LEVEL 0 FOR 10.0; LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 25.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 35.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; LEVEL 1 FOR 20.0; LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; + LEVEL 1 FOR 50.0; + LEVEL 0 FOR 10.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; + LEVEL 0 FOR 30.0; + LEVEL 1 FOR 30.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 25.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; } @@ -520,71 +401,35 @@ TRANSITION_LIST("I2") NODE { REPEAT = 1; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; LEVEL 0 FOR 15.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; LEVEL 0 FOR 15.0; LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; + LEVEL 0 FOR 15.0; LEVEL 1 FOR 25.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 35.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 40.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; LEVEL 1 FOR 15.0; LEVEL 0 FOR 15.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; LEVEL 0 FOR 35.0; - LEVEL 1 FOR 5.0; + LEVEL 1 FOR 15.0; LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 30.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; @@ -592,30 +437,69 @@ TRANSITION_LIST("I2") LEVEL 1 FOR 15.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 20.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 15.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 30.0; + LEVEL 0 FOR 35.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 30.0; + LEVEL 0 FOR 10.0; } } @@ -624,89 +508,75 @@ TRANSITION_LIST("I3") NODE { REPEAT = 1; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; LEVEL 0 FOR 25.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 45.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 20.0; + LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 25.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; LEVEL 0 FOR 20.0; LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 25.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; + LEVEL 0 FOR 20.0; + LEVEL 1 FOR 25.0; LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 25.0; LEVEL 1 FOR 20.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 15.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 35.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; LEVEL 0 FOR 15.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 15.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; LEVEL 1 FOR 20.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 20.0; LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; LEVEL 0 FOR 5.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 20.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; LEVEL 1 FOR 15.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; @@ -715,16 +585,31 @@ TRANSITION_LIST("I3") LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 30.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 30.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 55.0; LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; } } @@ -733,96 +618,108 @@ TRANSITION_LIST("I4") NODE { REPEAT = 1; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; LEVEL 0 FOR 25.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 45.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 10.0; - LEVEL 0 FOR 35.0; - LEVEL 1 FOR 15.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 20.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 15.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 25.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; LEVEL 0 FOR 20.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; + LEVEL 1 FOR 25.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; + LEVEL 0 FOR 20.0; + LEVEL 1 FOR 25.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 25.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 20.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 20.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; LEVEL 0 FOR 30.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 25.0; + LEVEL 1 FOR 30.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 55.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; } } @@ -831,96 +728,108 @@ TRANSITION_LIST("I5") NODE { REPEAT = 1; + LEVEL 0 FOR 25.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 40.0; + LEVEL 0 FOR 20.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 25.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 30.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; LEVEL 0 FOR 20.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 35.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; LEVEL 1 FOR 25.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 20.0; + LEVEL 1 FOR 25.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 25.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 20.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 20.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 30.0; + LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 30.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 55.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; } } @@ -929,120 +838,111 @@ TRANSITION_LIST("I6") NODE { REPEAT = 1; - LEVEL 1 FOR 20.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 45.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; + LEVEL 0 FOR 30.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 15.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; LEVEL 0 FOR 15.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; LEVEL 0 FOR 10.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 45.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 25.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; + LEVEL 1 FOR 15.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 15.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 35.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 20.0; - LEVEL 0 FOR 15.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; + LEVEL 1 FOR 35.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 20.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 15.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; } } @@ -1052,97 +952,110 @@ TRANSITION_LIST("I7") { REPEAT = 1; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 15.0; LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 40.0; - LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 15.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 30.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 15.0; LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 40.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 70.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 40.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 40.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; LEVEL 0 FOR 15.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 45.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 25.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 35.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 35.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; } } @@ -1151,105 +1064,111 @@ TRANSITION_LIST("I8") NODE { REPEAT = 1; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; LEVEL 0 FOR 30.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 45.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 25.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 35.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 20.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 35.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; LEVEL 0 FOR 15.0; LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; } } @@ -1258,100 +1177,105 @@ TRANSITION_LIST("I9") NODE { REPEAT = 1; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 25.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; + LEVEL 1 FOR 30.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 15.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; LEVEL 0 FOR 20.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 10.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 20.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 15.0; LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 25.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 30.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 25.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; LEVEL 1 FOR 25.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; + LEVEL 0 FOR 20.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; + LEVEL 0 FOR 30.0; } } @@ -1364,101 +1288,101 @@ TRANSITION_LIST("I10") LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 25.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 25.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 40.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; + LEVEL 0 FOR 20.0; LEVEL 1 FOR 30.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; LEVEL 1 FOR 20.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 20.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 20.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 25.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 25.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 25.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 20.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 30.0; } } @@ -1467,124 +1391,105 @@ TRANSITION_LIST("I11") NODE { REPEAT = 1; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 15.0; LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 35.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 25.0; - LEVEL 1 FOR 10.0; + LEVEL 1 FOR 5.0; LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; LEVEL 0 FOR 20.0; - LEVEL 1 FOR 15.0; + LEVEL 1 FOR 30.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 15.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 20.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 20.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; + LEVEL 1 FOR 15.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 25.0; LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 25.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 25.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; + LEVEL 1 FOR 10.0; LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 20.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 30.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; } } @@ -1593,109 +1498,105 @@ TRANSITION_LIST("I12") NODE { REPEAT = 1; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 25.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 20.0; + LEVEL 1 FOR 30.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 5.0; + LEVEL 1 FOR 15.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; + LEVEL 1 FOR 15.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; + LEVEL 0 FOR 10.0; LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; LEVEL 0 FOR 15.0; LEVEL 1 FOR 15.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 20.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 20.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 25.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 25.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 25.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 40.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; + LEVEL 0 FOR 20.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; + LEVEL 0 FOR 30.0; } } @@ -1704,102 +1605,90 @@ TRANSITION_LIST("I13") NODE { REPEAT = 1; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; + LEVEL 1 FOR 30.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 25.0; - LEVEL 0 FOR 20.0; + LEVEL 0 FOR 50.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 35.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 50.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 25.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 20.0; LEVEL 0 FOR 20.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 25.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 20.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 30.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 35.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 15.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 15.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 15.0; + LEVEL 0 FOR 20.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; LEVEL 1 FOR 20.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; + LEVEL 1 FOR 40.0; + LEVEL 0 FOR 25.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 25.0; } } @@ -1808,113 +1697,90 @@ TRANSITION_LIST("I14") NODE { REPEAT = 1; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 30.0; LEVEL 0 FOR 5.0; + LEVEL 1 FOR 25.0; + LEVEL 0 FOR 50.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 35.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 15.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; + LEVEL 0 FOR 50.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; LEVEL 1 FOR 25.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 30.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 10.0; LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 20.0; LEVEL 0 FOR 20.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 30.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; LEVEL 1 FOR 25.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; LEVEL 0 FOR 20.0; LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; LEVEL 0 FOR 15.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 30.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 35.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 20.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 40.0; + LEVEL 0 FOR 25.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; } } @@ -1923,109 +1789,90 @@ TRANSITION_LIST("I15") NODE { REPEAT = 1; - LEVEL 0 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 30.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 25.0; + LEVEL 0 FOR 50.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; LEVEL 1 FOR 10.0; LEVEL 0 FOR 5.0; + LEVEL 1 FOR 35.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 50.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 25.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; LEVEL 1 FOR 15.0; LEVEL 0 FOR 15.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 20.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; + LEVEL 1 FOR 25.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 20.0; LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 30.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 35.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 20.0; + LEVEL 1 FOR 5.0; LEVEL 0 FOR 10.0; LEVEL 1 FOR 20.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 30.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; + LEVEL 1 FOR 40.0; LEVEL 0 FOR 25.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; LEVEL 1 FOR 5.0; LEVEL 0 FOR 5.0; LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 30.0; - } -} - -TRANSITION_LIST("pin_name1") -{ - NODE - { - REPEAT = 1; - LEVEL X FOR 1000.0; } } @@ -2034,99 +1881,13 @@ TRANSITION_LIST("Sel1") NODE { REPEAT = 1; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 40.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 30.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 30.0; - LEVEL 1 FOR 35.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 40.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 35.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; + NODE + { + REPEAT = 1; + LEVEL 0 FOR 400.0; + LEVEL 1 FOR 400.0; + } + LEVEL 0 FOR 200.0; } } @@ -2135,99 +1896,13 @@ TRANSITION_LIST("Sel2") NODE { REPEAT = 1; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 40.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 30.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 30.0; - LEVEL 1 FOR 35.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 40.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 35.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; + NODE + { + REPEAT = 2; + LEVEL 0 FOR 200.0; + LEVEL 1 FOR 200.0; + } + LEVEL 0 FOR 200.0; } } @@ -2236,107 +1911,12 @@ TRANSITION_LIST("Sel3") NODE { REPEAT = 1; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 35.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 30.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 30.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 40.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 5.0; + NODE + { + REPEAT = 5; + LEVEL 0 FOR 100.0; + LEVEL 1 FOR 100.0; + } } } @@ -2345,130 +1925,129 @@ TRANSITION_LIST("Sel4") NODE { REPEAT = 1; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 30.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 20.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 35.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 30.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 30.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 15.0; - LEVEL 0 FOR 10.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 15.0; - LEVEL 1 FOR 10.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 5.0; - LEVEL 0 FOR 5.0; - LEVEL 1 FOR 20.0; + NODE + { + REPEAT = 10; + LEVEL 0 FOR 50.0; + LEVEL 1 FOR 50.0; + } } } -TRANSITION_LIST("ze") +TRANSITION_LIST("Y") { NODE { REPEAT = 1; - LEVEL 0 FOR 1000.0; + LEVEL X FOR 1000.0; } } -DISPLAY_LINE +TRANSITION_LIST("I1") { - CHANNEL = "Entradas"; - EXPAND_STATUS = EXPANDED; - RADIX = Binary; - TREE_INDEX = 0; - TREE_LEVEL = 0; - CHILDREN = 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16; + NODE + { + REPEAT = 1; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 25.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 35.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 30.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 20.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 10.0; + LEVEL 0 FOR 15.0; + LEVEL 1 FOR 30.0; + LEVEL 0 FOR 35.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 15.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 5.0; + LEVEL 1 FOR 5.0; + LEVEL 0 FOR 10.0; + LEVEL 1 FOR 30.0; + LEVEL 0 FOR 10.0; + } } DISPLAY_LINE @@ -2476,9 +2055,8 @@ DISPLAY_LINE CHANNEL = "I0"; EXPAND_STATUS = COLLAPSED; RADIX = Binary; - TREE_INDEX = 1; - TREE_LEVEL = 1; - PARENT = 0; + TREE_INDEX = 0; + TREE_LEVEL = 0; } DISPLAY_LINE @@ -2486,9 +2064,8 @@ DISPLAY_LINE CHANNEL = "I1"; EXPAND_STATUS = COLLAPSED; RADIX = Binary; - TREE_INDEX = 2; - TREE_LEVEL = 1; - PARENT = 0; + TREE_INDEX = 1; + TREE_LEVEL = 0; } DISPLAY_LINE @@ -2496,9 +2073,8 @@ DISPLAY_LINE CHANNEL = "I2"; EXPAND_STATUS = COLLAPSED; RADIX = Binary; - TREE_INDEX = 3; - TREE_LEVEL = 1; - PARENT = 0; + TREE_INDEX = 2; + TREE_LEVEL = 0; } DISPLAY_LINE @@ -2506,9 +2082,8 @@ DISPLAY_LINE CHANNEL = "I3"; EXPAND_STATUS = COLLAPSED; RADIX = Binary; - TREE_INDEX = 4; - TREE_LEVEL = 1; - PARENT = 0; + TREE_INDEX = 3; + TREE_LEVEL = 0; } DISPLAY_LINE @@ -2516,9 +2091,8 @@ DISPLAY_LINE CHANNEL = "I4"; EXPAND_STATUS = COLLAPSED; RADIX = Binary; - TREE_INDEX = 5; - TREE_LEVEL = 1; - PARENT = 0; + TREE_INDEX = 4; + TREE_LEVEL = 0; } DISPLAY_LINE @@ -2526,9 +2100,8 @@ DISPLAY_LINE CHANNEL = "I5"; EXPAND_STATUS = COLLAPSED; RADIX = Binary; - TREE_INDEX = 6; - TREE_LEVEL = 1; - PARENT = 0; + TREE_INDEX = 5; + TREE_LEVEL = 0; } DISPLAY_LINE @@ -2536,9 +2109,8 @@ DISPLAY_LINE CHANNEL = "I6"; EXPAND_STATUS = COLLAPSED; RADIX = Binary; - TREE_INDEX = 7; - TREE_LEVEL = 1; - PARENT = 0; + TREE_INDEX = 6; + TREE_LEVEL = 0; } DISPLAY_LINE @@ -2546,9 +2118,8 @@ DISPLAY_LINE CHANNEL = "I7"; EXPAND_STATUS = COLLAPSED; RADIX = Binary; - TREE_INDEX = 8; - TREE_LEVEL = 1; - PARENT = 0; + TREE_INDEX = 7; + TREE_LEVEL = 0; } DISPLAY_LINE @@ -2556,9 +2127,8 @@ DISPLAY_LINE CHANNEL = "I8"; EXPAND_STATUS = COLLAPSED; RADIX = Binary; - TREE_INDEX = 9; - TREE_LEVEL = 1; - PARENT = 0; + TREE_INDEX = 8; + TREE_LEVEL = 0; } DISPLAY_LINE @@ -2566,9 +2136,8 @@ DISPLAY_LINE CHANNEL = "I9"; EXPAND_STATUS = COLLAPSED; RADIX = Binary; - TREE_INDEX = 10; - TREE_LEVEL = 1; - PARENT = 0; + TREE_INDEX = 9; + TREE_LEVEL = 0; } DISPLAY_LINE @@ -2576,9 +2145,8 @@ DISPLAY_LINE CHANNEL = "I10"; EXPAND_STATUS = COLLAPSED; RADIX = Binary; - TREE_INDEX = 11; - TREE_LEVEL = 1; - PARENT = 0; + TREE_INDEX = 10; + TREE_LEVEL = 0; } DISPLAY_LINE @@ -2586,9 +2154,8 @@ DISPLAY_LINE CHANNEL = "I11"; EXPAND_STATUS = COLLAPSED; RADIX = Binary; - TREE_INDEX = 12; - TREE_LEVEL = 1; - PARENT = 0; + TREE_INDEX = 11; + TREE_LEVEL = 0; } DISPLAY_LINE @@ -2596,9 +2163,8 @@ DISPLAY_LINE CHANNEL = "I12"; EXPAND_STATUS = COLLAPSED; RADIX = Binary; - TREE_INDEX = 13; - TREE_LEVEL = 1; - PARENT = 0; + TREE_INDEX = 12; + TREE_LEVEL = 0; } DISPLAY_LINE @@ -2606,9 +2172,8 @@ DISPLAY_LINE CHANNEL = "I13"; EXPAND_STATUS = COLLAPSED; RADIX = Binary; - TREE_INDEX = 14; - TREE_LEVEL = 1; - PARENT = 0; + TREE_INDEX = 13; + TREE_LEVEL = 0; } DISPLAY_LINE @@ -2616,9 +2181,8 @@ DISPLAY_LINE CHANNEL = "I14"; EXPAND_STATUS = COLLAPSED; RADIX = Binary; - TREE_INDEX = 15; - TREE_LEVEL = 1; - PARENT = 0; + TREE_INDEX = 14; + TREE_LEVEL = 0; } DISPLAY_LINE @@ -2626,26 +2190,7 @@ DISPLAY_LINE CHANNEL = "I15"; EXPAND_STATUS = COLLAPSED; RADIX = Binary; - TREE_INDEX = 16; - TREE_LEVEL = 1; - PARENT = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "ze"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 17; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "pin_name1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 18; + TREE_INDEX = 15; TREE_LEVEL = 0; } @@ -2654,7 +2199,7 @@ DISPLAY_LINE CHANNEL = "Sel1"; EXPAND_STATUS = COLLAPSED; RADIX = Binary; - TREE_INDEX = 19; + TREE_INDEX = 16; TREE_LEVEL = 0; } @@ -2663,7 +2208,7 @@ DISPLAY_LINE CHANNEL = "Sel2"; EXPAND_STATUS = COLLAPSED; RADIX = Binary; - TREE_INDEX = 20; + TREE_INDEX = 17; TREE_LEVEL = 0; } @@ -2672,7 +2217,7 @@ DISPLAY_LINE CHANNEL = "Sel3"; EXPAND_STATUS = COLLAPSED; RADIX = Binary; - TREE_INDEX = 21; + TREE_INDEX = 18; TREE_LEVEL = 0; } @@ -2681,7 +2226,16 @@ DISPLAY_LINE CHANNEL = "Sel4"; EXPAND_STATUS = COLLAPSED; RADIX = Binary; - TREE_INDEX = 22; + TREE_INDEX = 19; + TREE_LEVEL = 0; +} + +DISPLAY_LINE +{ + CHANNEL = "Y"; + EXPAND_STATUS = COLLAPSED; + RADIX = Binary; + TREE_INDEX = 20; TREE_LEVEL = 0; } diff --git a/1ano/isd/quartus-projects/MuxDemo/Mux2_1.bdf b/1ano/isd/quartus-projects/MuxDemo/Mux2_1.bdf index e1091b2..304ca6b 100644 --- a/1ano/isd/quartus-projects/MuxDemo/Mux2_1.bdf +++ b/1ano/isd/quartus-projects/MuxDemo/Mux2_1.bdf @@ -24,7 +24,7 @@ https://fpgasoftware.intel.com/eula. (input) (rect 152 -40 168 128) (text "INPUT" (rect 6 125 16 154)(font "Arial" (font_size 6))(vertical)) - (text "S" (rect 6 5 17 15)(font "Arial" )(vertical)) + (text "S" (rect 6 5 17 14)(font "Arial" )(vertical)) (pt 8 168) (drawing (line (pt 4 84)(pt 4 109)) @@ -39,9 +39,9 @@ https://fpgasoftware.intel.com/eula. ) (pin (input) - (rect 192 -40 208 128) + (rect 168 -40 184 128) (text "INPUT" (rect 6 125 16 154)(font "Arial" (font_size 6))(vertical)) - (text "I1" (rect 5 5 18 16)(font "Intel Clear" )(vertical)) + (text "I1" (rect 5 5 18 15)(font "Intel Clear" )(vertical)) (pt 8 168) (drawing (line (pt 4 84)(pt 4 109)) @@ -56,9 +56,9 @@ https://fpgasoftware.intel.com/eula. ) (pin (input) - (rect 232 -40 248 128) + (rect 184 -40 200 128) (text "INPUT" (rect 6 125 16 154)(font "Arial" (font_size 6))(vertical)) - (text "I0" (rect 5 5 18 17)(font "Intel Clear" )(vertical)) + (text "I0" (rect 5 5 18 16)(font "Intel Clear" )(vertical)) (pt 8 168) (drawing (line (pt 4 84)(pt 4 109)) @@ -73,7 +73,7 @@ https://fpgasoftware.intel.com/eula. ) (pin (output) - (rect 552 208 728 224) + (rect 344 152 520 168) (text "OUTPUT" (rect 1 0 41 10)(font "Arial" (font_size 6))) (text "Y" (rect 90 0 100 11)(font "Arial" )) (pt 0 8) @@ -88,7 +88,7 @@ https://fpgasoftware.intel.com/eula. ) ) (symbol - (rect 312 152 376 200) + (rect 216 112 280 160) (text "AND2" (rect 1 0 29 10)(font "Arial" (font_size 6))) (text "inst" (rect 3 37 21 48)(font "Arial" )) (port @@ -120,7 +120,7 @@ https://fpgasoftware.intel.com/eula. ) ) (symbol - (rect 312 240 376 288) + (rect 216 160 280 208) (text "AND2" (rect 1 0 29 10)(font "Arial" (font_size 6))) (text "inst1" (rect 3 37 27 50)(font "Intel Clear" )) (port @@ -152,7 +152,32 @@ https://fpgasoftware.intel.com/eula. ) ) (symbol - (rect 472 192 536 240) + (rect 168 128 216 160) + (text "NOT" (rect 1 0 22 10)(font "Arial" (font_size 6))) + (text "inst3" (rect 3 21 27 34)(font "Intel Clear" )) + (port + (pt 0 16) + (input) + (text "IN" (rect 2 7 16 18)(font "Courier New" (bold))(invisible)) + (text "IN" (rect 2 7 16 18)(font "Courier New" (bold))(invisible)) + (line (pt 0 16)(pt 13 16)) + ) + (port + (pt 48 16) + (output) + (text "OUT" (rect 32 7 53 18)(font "Courier New" (bold))(invisible)) + (text "OUT" (rect 32 7 53 18)(font "Courier New" (bold))(invisible)) + (line (pt 39 16)(pt 48 16)) + ) + (drawing + (line (pt 13 25)(pt 13 7)) + (line (pt 13 7)(pt 31 16)) + (line (pt 13 25)(pt 31 16)) + (circle (rect 31 12 39 20)) + ) +) +(symbol + (rect 280 136 344 184) (text "OR2" (rect 1 0 23 10)(font "Arial" (font_size 6))) (text "inst2" (rect 3 37 27 50)(font "Intel Clear" )) (port @@ -184,85 +209,40 @@ https://fpgasoftware.intel.com/eula. (arc (pt 25 35)(pt 49 24)(rect -6 -27 57 36)) ) ) -(symbol - (rect 256 168 304 200) - (text "NOT" (rect 1 0 22 10)(font "Arial" (font_size 6))) - (text "inst3" (rect 3 21 27 34)(font "Intel Clear" )) - (port - (pt 0 16) - (input) - (text "IN" (rect 2 7 16 18)(font "Courier New" (bold))(invisible)) - (text "IN" (rect 2 7 16 18)(font "Courier New" (bold))(invisible)) - (line (pt 0 16)(pt 13 16)) - ) - (port - (pt 48 16) - (output) - (text "OUT" (rect 32 7 53 18)(font "Courier New" (bold))(invisible)) - (text "OUT" (rect 32 7 53 18)(font "Courier New" (bold))(invisible)) - (line (pt 39 16)(pt 48 16)) - ) - (drawing - (line (pt 13 25)(pt 13 7)) - (line (pt 13 7)(pt 31 16)) - (line (pt 13 25)(pt 31 16)) - (circle (rect 31 12 39 20)) - ) +(connector + (pt 160 144) + (pt 168 144) ) (connector - (pt 376 176) - (pt 472 176) + (pt 192 128) + (pt 216 128) ) (connector - (pt 472 176) - (pt 472 208) + (pt 160 192) + (pt 216 192) ) (connector - (pt 376 264) - (pt 472 264) + (pt 176 176) + (pt 216 176) ) (connector - (pt 472 264) - (pt 472 224) -) -(connector - (pt 312 184) - (pt 304 184) -) -(connector - (pt 256 184) - (pt 160 184) -) -(connector - (pt 312 168) - (pt 240 168) -) -(connector - (pt 240 128) - (pt 240 168) -) -(connector - (pt 312 256) - (pt 200 256) -) -(connector - (pt 200 128) - (pt 200 256) -) -(connector - (pt 160 272) - (pt 312 272) -) -(connector - (pt 536 216) - (pt 552 216) -) -(connector - (pt 160 184) - (pt 160 272) + (pt 176 128) + (pt 176 176) ) (connector (pt 160 128) - (pt 160 184) + (pt 160 144) ) -(junction (pt 160 184)) +(connector + (pt 160 144) + (pt 160 192) +) +(connector + (pt 280 184) + (pt 280 168) +) +(connector + (pt 280 136) + (pt 280 152) +) +(junction (pt 160 144)) diff --git a/1ano/isd/quartus-projects/DecoderDemo/EqCmpDemo.bdf b/1ano/isd/quartus-projects/MuxDemo/Mux2_1.bsf similarity index 51% rename from 1ano/isd/quartus-projects/DecoderDemo/EqCmpDemo.bdf rename to 1ano/isd/quartus-projects/MuxDemo/Mux2_1.bsf index e221593..f5546dc 100644 --- a/1ano/isd/quartus-projects/DecoderDemo/EqCmpDemo.bdf +++ b/1ano/isd/quartus-projects/MuxDemo/Mux2_1.bsf @@ -19,4 +19,40 @@ Intel and sold by Intel or its authorized distributors. Please refer to the applicable agreement for further details, at https://fpgasoftware.intel.com/eula. */ -(header "graphic" (version "1.4")) +(header "symbol" (version "1.2")) +(symbol + (rect 16 16 112 112) + (text "Mux2_1" (rect 5 0 51 15)(font "Intel Clear" (font_size 8))) + (text "inst" (rect 8 79 28 92)(font "Intel Clear" )) + (port + (pt 0 32) + (input) + (text "S" (rect 0 0 9 15)(font "Intel Clear" (font_size 8))) + (text "S" (rect 21 27 30 42)(font "Intel Clear" (font_size 8))) + (line (pt 0 32)(pt 16 32)) + ) + (port + (pt 0 48) + (input) + (text "I1" (rect 0 0 11 15)(font "Intel Clear" (font_size 8))) + (text "I1" (rect 21 43 32 58)(font "Intel Clear" (font_size 8))) + (line (pt 0 48)(pt 16 48)) + ) + (port + (pt 0 64) + (input) + (text "I0" (rect 0 0 12 15)(font "Intel Clear" (font_size 8))) + (text "I0" (rect 21 59 33 74)(font "Intel Clear" (font_size 8))) + (line (pt 0 64)(pt 16 64)) + ) + (port + (pt 96 32) + (output) + (text "Y" (rect 0 0 9 15)(font "Intel Clear" (font_size 8))) + (text "Y" (rect 66 27 75 42)(font "Intel Clear" (font_size 8))) + (line (pt 96 32)(pt 80 32)) + ) + (drawing + (rectangle (rect 16 16 80 80)) + ) +) diff --git a/1ano/isd/quartus-projects/MuxDemo/MuxDemo.qsf b/1ano/isd/quartus-projects/MuxDemo/MuxDemo.qsf index 38e6577..4d3075b 100644 --- a/1ano/isd/quartus-projects/MuxDemo/MuxDemo.qsf +++ b/1ano/isd/quartus-projects/MuxDemo/MuxDemo.qsf @@ -56,4 +56,5 @@ set_global_assignment -name PARTITION_NETLIST_TYPE SOURCE -section_id Top set_global_assignment -name PARTITION_FITTER_PRESERVATION_LEVEL PLACEMENT_AND_ROUTING -section_id Top set_global_assignment -name PARTITION_COLOR 16764057 -section_id Top set_global_assignment -name VECTOR_WAVEFORM_FILE Waveform.vwf -set_instance_assignment -name PARTITION_HIERARCHY root_partition -to | -section_id Top \ No newline at end of file +set_instance_assignment -name PARTITION_HIERARCHY root_partition -to | -section_id Top +set_global_assignment -name VECTOR_WAVEFORM_FILE Mux16_1.vwf \ No newline at end of file diff --git a/1ano/isd/quartus-projects/MuxDemo/MuxDemo.qws b/1ano/isd/quartus-projects/MuxDemo/MuxDemo.qws index eb0e42a..f6d5911 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/MuxDemo.qws and b/1ano/isd/quartus-projects/MuxDemo/MuxDemo.qws differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.(0).cnf.cdb b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.(0).cnf.cdb index de198fe..ff3c4b7 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.(0).cnf.cdb and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.(0).cnf.cdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.(0).cnf.hdb b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.(0).cnf.hdb index 6eff09f..9ca6c6d 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.(0).cnf.hdb and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.(0).cnf.hdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.(1).cnf.cdb b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.(1).cnf.cdb index e6acbf6..aab1a5d 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.(1).cnf.cdb and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.(1).cnf.cdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.(1).cnf.hdb b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.(1).cnf.hdb index 86a858b..48de8e5 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.(1).cnf.hdb and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.(1).cnf.hdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.asm.qmsg b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.asm.qmsg index a4d261c..5f6e4b5 100644 --- a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.asm.qmsg +++ b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.asm.qmsg @@ -1,7 +1,7 @@ -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1669918371010 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "Assembler Quartus Prime " "Running Quartus Prime Assembler" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669918371010 ""} { "Info" "IQEXE_START_BANNER_TIME" "Thu Dec 1 18:12:50 2022 " "Processing started: Thu Dec 1 18:12:50 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1669918371010 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Assembler" 0 -1 1669918371010 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_asm --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo " "Command: quartus_asm --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Assembler" 0 -1 1669918371011 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Assembler" 0 -1 1669918371109 ""} -{ "Info" "IASM_ASM_GENERATING_POWER_DATA" "" "Writing out detailed assembly data for power analysis" { } { } 0 115031 "Writing out detailed assembly data for power analysis" 0 0 "Assembler" 0 -1 1669918371272 ""} -{ "Info" "IASM_ASM_GENERATING_PROGRAMMING_FILES" "" "Assembler is generating device programming files" { } { } 0 115030 "Assembler is generating device programming files" 0 0 "Assembler" 0 -1 1669918371280 ""} -{ "Info" "IQEXE_ERROR_COUNT" "Assembler 0 s 1 Quartus Prime " "Quartus Prime Assembler was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "353 " "Peak virtual memory: 353 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1669918371334 ""} { "Info" "IQEXE_END_BANNER_TIME" "Thu Dec 1 18:12:51 2022 " "Processing ended: Thu Dec 1 18:12:51 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1669918371334 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:01 " "Elapsed time: 00:00:01" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1669918371334 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:00 " "Total CPU time (on all processors): 00:00:00" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1669918371334 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Assembler" 0 -1 1669918371334 ""} +{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1674690115644 ""} +{ "Info" "IQEXE_START_BANNER_PRODUCT" "Assembler Quartus Prime " "Running Quartus Prime Assembler" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674690115644 ""} { "Info" "IQEXE_START_BANNER_TIME" "Wed Jan 25 23:41:55 2023 " "Processing started: Wed Jan 25 23:41:55 2023" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1674690115644 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Assembler" 0 -1 1674690115644 ""} +{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_asm --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo " "Command: quartus_asm --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Assembler" 0 -1 1674690115645 ""} +{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Assembler" 0 -1 1674690115752 ""} +{ "Info" "IASM_ASM_GENERATING_POWER_DATA" "" "Writing out detailed assembly data for power analysis" { } { } 0 115031 "Writing out detailed assembly data for power analysis" 0 0 "Assembler" 0 -1 1674690115938 ""} +{ "Info" "IASM_ASM_GENERATING_PROGRAMMING_FILES" "" "Assembler is generating device programming files" { } { } 0 115030 "Assembler is generating device programming files" 0 0 "Assembler" 0 -1 1674690115948 ""} +{ "Info" "IQEXE_ERROR_COUNT" "Assembler 0 s 1 Quartus Prime " "Quartus Prime Assembler was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "353 " "Peak virtual memory: 353 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1674690116002 ""} { "Info" "IQEXE_END_BANNER_TIME" "Wed Jan 25 23:41:55 2023 " "Processing ended: Wed Jan 25 23:41:55 2023" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1674690116002 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:00 " "Elapsed time: 00:00:00" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1674690116002 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:00 " "Total CPU time (on all processors): 00:00:00" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1674690116002 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Assembler" 0 -1 1674690116002 ""} diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.asm.rdb b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.asm.rdb index cd276de..c8049cb 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.asm.rdb and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.asm.rdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.cmp.bpm b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.cmp.bpm index 1cc5a6e..bc49f31 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.cmp.bpm and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.cmp.bpm differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.cmp.cdb b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.cmp.cdb index 010bf7d..ace4ec3 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.cmp.cdb and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.cmp.cdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.cmp.hdb b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.cmp.hdb index 158edd7..3049419 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.cmp.hdb and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.cmp.hdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.cmp.logdb b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.cmp.logdb index 491e16d..8c60616 100644 --- a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.cmp.logdb +++ b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.cmp.logdb @@ -35,7 +35,7 @@ IO_RULES_MATRIX,Total Pass,0;0;0;0;0;21;0;0;0;0;0;0;0;1;0;0;0;20;1;0;20;0;0;1;0; IO_RULES_MATRIX,Total Unchecked,0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0, IO_RULES_MATRIX,Total Inapplicable,21;21;21;21;21;0;21;21;21;21;21;21;21;20;21;21;21;1;20;21;1;21;21;20;21;0;0;0;21;21, IO_RULES_MATRIX,Total Fail,0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0, -IO_RULES_MATRIX,pin_name1,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, +IO_RULES_MATRIX,Y,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, IO_RULES_MATRIX,I10,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, IO_RULES_MATRIX,Sel2,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, IO_RULES_MATRIX,I9,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, @@ -49,7 +49,7 @@ IO_RULES_MATRIX,I4,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplica IO_RULES_MATRIX,I7,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, IO_RULES_MATRIX,Sel3,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, IO_RULES_MATRIX,I2,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, -IO_RULES_MATRIX,ze,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, +IO_RULES_MATRIX,I1,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, IO_RULES_MATRIX,I0,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, IO_RULES_MATRIX,I3,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, IO_RULES_MATRIX,I13,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.cmp.rdb b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.cmp.rdb index 2678715..2da86a3 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.cmp.rdb and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.cmp.rdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.db_info b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.db_info index 9ecb071..d54ee28 100644 --- a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.db_info +++ b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.db_info @@ -1,3 +1,3 @@ Quartus_Version = Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition Version_Index = 520278016 -Creation_Time = Thu Dec 1 18:12:31 2022 +Creation_Time = Wed Jan 25 23:17:08 2023 diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.eda.qmsg b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.eda.qmsg index 956bca2..1597976 100644 --- a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.eda.qmsg +++ b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.eda.qmsg @@ -1,6 +1,6 @@ -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1669918373533 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "EDA Netlist Writer Quartus Prime " "Running Quartus Prime EDA Netlist Writer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669918373533 ""} { "Info" "IQEXE_START_BANNER_TIME" "Thu Dec 1 18:12:53 2022 " "Processing started: Thu Dec 1 18:12:53 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1669918373533 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "EDA Netlist Writer" 0 -1 1669918373533 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_eda --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo " "Command: quartus_eda --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo" { } { } 0 0 "Command: %1!s!" 0 0 "EDA Netlist Writer" 0 -1 1669918373533 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "EDA Netlist Writer" 0 -1 1669918373654 ""} -{ "Info" "IWSC_DONE_HDL_GENERATION" "MuxDemo.vo /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/modelsim/ simulation " "Generated file MuxDemo.vo in folder \"/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/modelsim/\" for EDA simulation tool" { } { } 0 204019 "Generated file %1!s! in folder \"%2!s!\" for EDA %3!s! tool" 0 0 "EDA Netlist Writer" 0 -1 1669918373682 ""} -{ "Info" "IQEXE_ERROR_COUNT" "EDA Netlist Writer 0 s 1 Quartus Prime " "Quartus Prime EDA Netlist Writer was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "604 " "Peak virtual memory: 604 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1669918373688 ""} { "Info" "IQEXE_END_BANNER_TIME" "Thu Dec 1 18:12:53 2022 " "Processing ended: Thu Dec 1 18:12:53 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1669918373688 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:00 " "Elapsed time: 00:00:00" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1669918373688 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:00 " "Total CPU time (on all processors): 00:00:00" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1669918373688 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "EDA Netlist Writer" 0 -1 1669918373688 ""} +{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1674690199230 ""} +{ "Info" "IQEXE_START_BANNER_PRODUCT" "EDA Netlist Writer Quartus Prime " "Running Quartus Prime EDA Netlist Writer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674690199231 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "Copyright (C) 2020 Intel Corporation. All rights reserved. " "Copyright (C) 2020 Intel Corporation. All rights reserved." { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674690199231 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "Your use of Intel Corporation's design tools, logic functions " "Your use of Intel Corporation's design tools, logic functions " { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674690199231 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "and other software and tools, and any partner logic " "and other software and tools, and any partner logic " { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674690199231 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "functions, and any output files from any of the foregoing " "functions, and any output files from any of the foregoing " { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674690199231 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "(including device programming or simulation files), and any " "(including device programming or simulation files), and any " { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674690199231 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "associated documentation or information are expressly subject " "associated documentation or information are expressly subject " { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674690199231 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "to the terms and conditions of the Intel Program License " "to the terms and conditions of the Intel Program License " { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674690199231 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "Subscription Agreement, the Intel Quartus Prime License Agreement, " "Subscription Agreement, the Intel Quartus Prime License Agreement," { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674690199231 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "the Intel FPGA IP License Agreement, or other applicable license " "the Intel FPGA IP License Agreement, or other applicable license" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674690199231 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "agreement, including, without limitation, that your use is for " "agreement, including, without limitation, that your use is for" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674690199231 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "the sole purpose of programming logic devices manufactured by " "the sole purpose of programming logic devices manufactured by" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674690199231 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "Intel and sold by Intel or its authorized distributors. Please " "Intel and sold by Intel or its authorized distributors. Please" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674690199231 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "refer to the applicable agreement for further details, at " "refer to the applicable agreement for further details, at" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674690199231 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "https://fpgasoftware.intel.com/eula. " "https://fpgasoftware.intel.com/eula." { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674690199231 ""} { "Info" "IQEXE_START_BANNER_TIME" "Wed Jan 25 23:43:19 2023 " "Processing started: Wed Jan 25 23:43:19 2023" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1674690199231 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "EDA Netlist Writer" 0 -1 1674690199231 ""} +{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_eda --write_settings_files=off --simulation=on --functional=on --flatten_buses=off --tool=modelsim_oem --format=vhdl --output_directory=/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/ MuxDemo -c MuxDemo " "Command: quartus_eda --write_settings_files=off --simulation=on --functional=on --flatten_buses=off --tool=modelsim_oem --format=vhdl --output_directory=/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/ MuxDemo -c MuxDemo" { } { } 0 0 "Command: %1!s!" 0 0 "EDA Netlist Writer" 0 -1 1674690199231 ""} +{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "EDA Netlist Writer" 0 -1 1674690199327 ""} +{ "Info" "IWSC_DONE_HDL_GENERATION" "MuxDemo.vho /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/qsim// simulation " "Generated file MuxDemo.vho in folder \"/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/qsim//\" for EDA simulation tool" { } { } 0 204019 "Generated file %1!s! in folder \"%2!s!\" for EDA %3!s! tool" 0 0 "EDA Netlist Writer" 0 -1 1674690199350 ""} +{ "Info" "IQEXE_ERROR_COUNT" "EDA Netlist Writer 0 s 1 Quartus Prime " "Quartus Prime EDA Netlist Writer was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "603 " "Peak virtual memory: 603 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1674690199357 ""} { "Info" "IQEXE_END_BANNER_TIME" "Wed Jan 25 23:43:19 2023 " "Processing ended: Wed Jan 25 23:43:19 2023" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1674690199357 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:00 " "Elapsed time: 00:00:00" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1674690199357 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:00 " "Total CPU time (on all processors): 00:00:00" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1674690199357 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "EDA Netlist Writer" 0 -1 1674690199357 ""} diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.fit.qmsg b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.fit.qmsg index 3edabab..1003a18 100644 --- a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.fit.qmsg +++ b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.fit.qmsg @@ -1,49 +1,49 @@ -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Fitter" 0 -1 1669918368477 ""} -{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Fitter" 0 -1 1669918368477 ""} -{ "Info" "IMPP_MPP_AUTO_ASSIGNED_DEVICE" "MuxDemo EP4CE6E22C6 " "Automatically selected device EP4CE6E22C6 for design MuxDemo" { } { } 0 119004 "Automatically selected device %2!s! for design %1!s!" 0 0 "Fitter" 0 -1 1669918368558 ""} -{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "High junction temperature 85 " "High junction temperature operating condition is not set. Assuming a default value of '85'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Fitter" 0 -1 1669918368596 ""} -{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "Low junction temperature 0 " "Low junction temperature operating condition is not set. Assuming a default value of '0'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Fitter" 0 -1 1669918368596 ""} -{ "Info" "IFITCC_FITCC_INFO_AUTO_FIT_COMPILATION_ON" "" "Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time" { } { } 0 171003 "Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time" 0 0 "Fitter" 0 -1 1669918368672 ""} -{ "Warning" "WCPT_FEATURE_DISABLED_POST" "LogicLock " "Feature LogicLock is only available with a valid subscription license. You can purchase a software subscription to gain full access to this feature." { } { } 0 292013 "Feature %1!s! is only available with a valid subscription license. You can purchase a software subscription to gain full access to this feature." 0 0 "Fitter" 0 -1 1669918368675 ""} -{ "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED" "" "Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices" { { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP4CE10E22C6 " "Device EP4CE10E22C6 is compatible" { } { } 2 176445 "Device %1!s! is compatible" 0 0 "Design Software" 0 -1 1669918368733 ""} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP4CE15E22C6 " "Device EP4CE15E22C6 is compatible" { } { } 2 176445 "Device %1!s! is compatible" 0 0 "Design Software" 0 -1 1669918368733 ""} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP4CE22E22C6 " "Device EP4CE22E22C6 is compatible" { } { } 2 176445 "Device %1!s! is compatible" 0 0 "Design Software" 0 -1 1669918368733 ""} } { } 2 176444 "Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices" 0 0 "Fitter" 0 -1 1669918368733 ""} -{ "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION" "5 " "Fitter converted 5 user pins into dedicated programming pins" { { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_ASDO_DATA1~ 6 " "Pin ~ALTERA_ASDO_DATA1~ is reserved at location 6" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_ASDO_DATA1~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 0 { 0 ""} 0 75 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1669918368737 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_FLASH_nCE_nCSO~ 8 " "Pin ~ALTERA_FLASH_nCE_nCSO~ is reserved at location 8" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_FLASH_nCE_nCSO~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 0 { 0 ""} 0 77 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1669918368737 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_DCLK~ 12 " "Pin ~ALTERA_DCLK~ is reserved at location 12" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_DCLK~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 0 { 0 ""} 0 79 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1669918368737 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_DATA0~ 13 " "Pin ~ALTERA_DATA0~ is reserved at location 13" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_DATA0~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 0 { 0 ""} 0 81 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1669918368737 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_nCEO~ 101 " "Pin ~ALTERA_nCEO~ is reserved at location 101" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_nCEO~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 0 { 0 ""} 0 83 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1669918368737 ""} } { } 0 169124 "Fitter converted %1!d! user pins into dedicated programming pins" 0 0 "Fitter" 0 -1 1669918368737 ""} -{ "Warning" "WCUT_CUT_ATOM_PINS_WITH_INCOMPLETE_IO_ASSIGNMENTS" "" "Some pins have incomplete I/O assignments. Refer to the I/O Assignment Warnings report for details" { } { } 0 15714 "Some pins have incomplete I/O assignments. Refer to the I/O Assignment Warnings report for details" 0 0 "Fitter" 0 -1 1669918368738 ""} -{ "Critical Warning" "WFIOMGR_PINS_MISSING_LOCATION_INFO" "21 21 " "No exact pin location assignment(s) for 21 pins of 21 total pins. For the list of pins please refer to the I/O Assignment Warnings table in the fitter report." { } { } 1 169085 "No exact pin location assignment(s) for %1!d! pins of %2!d! total pins. For the list of pins please refer to the I/O Assignment Warnings table in the fitter report." 0 0 "Fitter" 0 -1 1669918368919 ""} -{ "Critical Warning" "WSTA_SDC_NOT_FOUND" "MuxDemo.sdc " "Synopsys Design Constraints File file not found: 'MuxDemo.sdc'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." { } { } 1 332012 "Synopsys Design Constraints File file not found: '%1!s!'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." 0 0 "Fitter" 0 -1 1669918368981 ""} -{ "Info" "ISTA_NO_CLOCK_FOUND_NO_DERIVING_MSG" "base clocks " "No user constrained base clocks found in the design" { } { } 0 332144 "No user constrained %1!s! found in the design" 0 0 "Fitter" 0 -1 1669918368981 ""} -{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Fitter" 0 -1 1669918368981 ""} -{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Fitter" 0 -1 1669918368982 ""} -{ "Info" "ISTA_NO_CLOCK_UNCERTAINTY_FOUND_DERIVING" "\"derive_clock_uncertainty\" " "No user constrained clock uncertainty found in the design. Calling \"derive_clock_uncertainty\"" { } { } 0 332143 "No user constrained clock uncertainty found in the design. Calling %1!s!" 0 0 "Fitter" 0 -1 1669918368982 ""} -{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Fitter" 0 -1 1669918368983 ""} -{ "Info" "ISTA_TDC_NO_DEFAULT_OPTIMIZATION_GOALS" "" "Timing requirements not specified -- quality metrics such as performance may be sacrificed to reduce compilation time." { } { } 0 332130 "Timing requirements not specified -- quality metrics such as performance may be sacrificed to reduce compilation time." 0 0 "Fitter" 0 -1 1669918368983 ""} -{ "Info" "IFSAC_FSAC_REGISTER_PACKING_START_REGPACKING_INFO" "" "Starting register packing" { } { } 0 176233 "Starting register packing" 0 0 "Fitter" 0 -1 1669918368985 ""} -{ "Extra Info" "IFSAC_FSAC_START_REG_LOCATION_PROCESSING" "" "Performing register packing on registers with non-logic cell location assignments" { } { } 1 176273 "Performing register packing on registers with non-logic cell location assignments" 1 0 "Fitter" 0 -1 1669918368985 ""} -{ "Extra Info" "IFSAC_FSAC_FINISH_REG_LOCATION_PROCESSING" "" "Completed register packing on registers with non-logic cell location assignments" { } { } 1 176274 "Completed register packing on registers with non-logic cell location assignments" 1 0 "Fitter" 0 -1 1669918368986 ""} -{ "Extra Info" "IFSAC_FSAC_REGISTER_PACKING_BEGIN_FAST_REGISTER_INFO" "" "Started Fast Input/Output/OE register processing" { } { } 1 176236 "Started Fast Input/Output/OE register processing" 1 0 "Fitter" 0 -1 1669918368986 ""} -{ "Extra Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_FAST_REGISTER_INFO" "" "Finished Fast Input/Output/OE register processing" { } { } 1 176237 "Finished Fast Input/Output/OE register processing" 1 0 "Fitter" 0 -1 1669918368986 ""} -{ "Extra Info" "IFSAC_FSAC_START_MAC_SCAN_CHAIN_INFERENCING" "" "Start inferring scan chains for DSP blocks" { } { } 1 176238 "Start inferring scan chains for DSP blocks" 1 0 "Fitter" 0 -1 1669918368986 ""} -{ "Extra Info" "IFSAC_FSAC_FINISH_MAC_SCAN_CHAIN_INFERENCING" "" "Inferring scan chains for DSP blocks is complete" { } { } 1 176239 "Inferring scan chains for DSP blocks is complete" 1 0 "Fitter" 0 -1 1669918368986 ""} -{ "Extra Info" "IFSAC_FSAC_START_IO_MULT_RAM_PACKING" "" "Moving registers into I/O cells, Multiplier Blocks, and RAM blocks to improve timing and density" { } { } 1 176248 "Moving registers into I/O cells, Multiplier Blocks, and RAM blocks to improve timing and density" 1 0 "Fitter" 0 -1 1669918368986 ""} -{ "Extra Info" "IFSAC_FSAC_FINISH_IO_MULT_RAM_PACKING" "" "Finished moving registers into I/O cells, Multiplier Blocks, and RAM blocks" { } { } 1 176249 "Finished moving registers into I/O cells, Multiplier Blocks, and RAM blocks" 1 0 "Fitter" 0 -1 1669918368986 ""} -{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_REGPACKING_INFO" "" "Finished register packing" { { "Extra Info" "IFSAC_NO_REGISTERS_WERE_PACKED" "" "No registers were packed into other blocks" { } { } 1 176219 "No registers were packed into other blocks" 0 0 "Design Software" 0 -1 1669918368986 ""} } { } 0 176235 "Finished register packing" 0 0 "Fitter" 0 -1 1669918368986 ""} -{ "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement " "Statistics of I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement" { { "Info" "IFSAC_FSAC_SINGLE_IOC_GROUP_STATISTICS" "21 unused 2.5V 20 1 0 " "Number of I/O pins in group: 21 (unused VREF, 2.5V VCCIO, 20 input, 1 output, 0 bidirectional)" { { "Info" "IFSAC_FSAC_IO_STDS_IN_IOC_GROUP" "2.5 V. " "I/O standards used: 2.5 V." { } { } 0 176212 "I/O standards used: %1!s!" 0 0 "Design Software" 0 -1 1669918368988 ""} } { } 0 176211 "Number of I/O pins in group: %1!d! (%2!s! VREF, %3!s! VCCIO, %4!d! input, %5!d! output, %6!d! bidirectional)" 0 0 "Design Software" 0 -1 1669918368988 ""} } { } 0 176214 "Statistics of %1!s!" 0 0 "Fitter" 0 -1 1669918368988 ""} -{ "Info" "IFSAC_FSAC_IO_STATS_BEFORE_AFTER_PLACEMENT" "before " "I/O bank details before I/O pin placement" { { "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O banks " "Statistics of I/O banks" { { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "1 does not use undetermined 4 7 " "I/O bank number 1 does not use VREF pins and has undetermined VCCIO pins. 4 total pin(s) used -- 7 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1669918368988 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "2 does not use undetermined 0 8 " "I/O bank number 2 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 8 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1669918368988 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "3 does not use undetermined 0 11 " "I/O bank number 3 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 11 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1669918368988 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "4 does not use undetermined 0 14 " "I/O bank number 4 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 14 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1669918368988 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "5 does not use undetermined 0 13 " "I/O bank number 5 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 13 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1669918368988 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "6 does not use undetermined 1 9 " "I/O bank number 6 does not use VREF pins and has undetermined VCCIO pins. 1 total pin(s) used -- 9 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1669918368988 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "7 does not use undetermined 0 13 " "I/O bank number 7 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 13 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1669918368988 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "8 does not use undetermined 0 12 " "I/O bank number 8 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 12 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1669918368988 ""} } { } 0 176214 "Statistics of %1!s!" 0 0 "Design Software" 0 -1 1669918368988 ""} } { } 0 176215 "I/O bank details %1!s! I/O pin placement" 0 0 "Fitter" 0 -1 1669918368988 ""} -{ "Info" "IFITCC_FITTER_PREPARATION_END" "00:00:00 " "Fitter preparation operations ending: elapsed time is 00:00:00" { } { } 0 171121 "Fitter preparation operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1669918368994 ""} -{ "Info" "IVPR20K_VPR_FAMILY_APL_ERROR" "" "Fitter has disabled Advanced Physical Optimization because it is not supported for the current family." { } { } 0 14896 "Fitter has disabled Advanced Physical Optimization because it is not supported for the current family." 0 0 "Fitter" 0 -1 1669918368999 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_START" "" "Fitter placement preparation operations beginning" { } { } 0 170189 "Fitter placement preparation operations beginning" 0 0 "Fitter" 0 -1 1669918369246 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_END" "00:00:00 " "Fitter placement preparation operations ending: elapsed time is 00:00:00" { } { } 0 170190 "Fitter placement preparation operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1669918369262 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_START" "" "Fitter placement operations beginning" { } { } 0 170191 "Fitter placement operations beginning" 0 0 "Fitter" 0 -1 1669918369270 ""} -{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Fitter placement was successful" { } { } 0 170137 "Fitter placement was successful" 0 0 "Fitter" 0 -1 1669918369320 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "00:00:00 " "Fitter placement operations ending: elapsed time is 00:00:00" { } { } 0 170192 "Fitter placement operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1669918369320 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Fitter routing operations beginning" { } { } 0 170193 "Fitter routing operations beginning" 0 0 "Fitter" 0 -1 1669918369429 ""} -{ "Info" "IFITAPI_FITAPI_VPR_PERCENT_ROUTING_RESOURCE_USAGE" "0 " "Router estimated average interconnect usage is 0% of the available device resources" { { "Info" "IFITAPI_FITAPI_VPR_PEAK_ROUTING_REGION" "0 X23_Y0 X34_Y11 " "Router estimated peak interconnect usage is 0% of the available device resources in the region that extends from location X23_Y0 to location X34_Y11" { } { { "loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 1 { 0 "Router estimated peak interconnect usage is 0% of the available device resources in the region that extends from location X23_Y0 to location X34_Y11"} { { 12 { 0 ""} 23 0 12 12 } } } } } } } 0 170196 "Router estimated peak interconnect usage is %1!d!%% of the available device resources in the region that extends from location %2!s! to location %3!s!" 0 0 "Design Software" 0 -1 1669918369650 ""} } { } 0 170195 "Router estimated average interconnect usage is %1!d!%% of the available device resources" 0 0 "Fitter" 0 -1 1669918369650 ""} -{ "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED" "" "The Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." { { "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED_FOR_ROUTABILITY" "" "Optimizations that may affect the design's routability were skipped" { } { } 0 170201 "Optimizations that may affect the design's routability were skipped" 0 0 "Design Software" 0 -1 1669918369666 ""} { "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED_FOR_TIMING" "" "Optimizations that may affect the design's timing were skipped" { } { } 0 170200 "Optimizations that may affect the design's timing were skipped" 0 0 "Design Software" 0 -1 1669918369666 ""} } { } 0 170199 "The Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." 0 0 "Fitter" 0 -1 1669918369666 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:00 " "Fitter routing operations ending: elapsed time is 00:00:00" { } { } 0 170194 "Fitter routing operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1669918369667 ""} -{ "Info" "IVPR20K_VPR_TIMING_ANALYSIS_TIME" "the Fitter 0.01 " "Total time spent on timing analysis during the Fitter is 0.01 seconds." { } { } 0 11888 "Total time spent on timing analysis during %1!s! is %2!s! seconds." 0 0 "Fitter" 0 -1 1669918369733 ""} -{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Fitter" 0 -1 1669918369737 ""} -{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Fitter" 0 -1 1669918369822 ""} -{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Fitter" 0 -1 1669918369822 ""} -{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Fitter" 0 -1 1669918370010 ""} -{ "Info" "IFITCC_FITTER_POST_OPERATION_END" "00:00:01 " "Fitter post-fit operations ending: elapsed time is 00:00:01" { } { } 0 11218 "Fitter post-fit operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1669918370226 ""} -{ "Info" "IRDB_WROTE_SUPPRESSED_MSGS" "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.fit.smsg " "Generated suppressed messages file /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.fit.smsg" { } { } 0 144001 "Generated suppressed messages file %1!s!" 0 0 "Fitter" 0 -1 1669918370380 ""} -{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 6 s Quartus Prime " "Quartus Prime Fitter was successful. 0 errors, 6 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "937 " "Peak virtual memory: 937 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1669918370480 ""} { "Info" "IQEXE_END_BANNER_TIME" "Thu Dec 1 18:12:50 2022 " "Processing ended: Thu Dec 1 18:12:50 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1669918370480 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:02 " "Elapsed time: 00:00:02" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1669918370480 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:02 " "Total CPU time (on all processors): 00:00:02" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1669918370480 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Fitter" 0 -1 1669918370480 ""} +{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Fitter" 0 -1 1674690113139 ""} +{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Fitter" 0 -1 1674690113139 ""} +{ "Info" "IMPP_MPP_AUTO_ASSIGNED_DEVICE" "MuxDemo EP4CE6E22C6 " "Automatically selected device EP4CE6E22C6 for design MuxDemo" { } { } 0 119004 "Automatically selected device %2!s! for design %1!s!" 0 0 "Fitter" 0 -1 1674690113221 ""} +{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "High junction temperature 85 " "High junction temperature operating condition is not set. Assuming a default value of '85'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Fitter" 0 -1 1674690113260 ""} +{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "Low junction temperature 0 " "Low junction temperature operating condition is not set. Assuming a default value of '0'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Fitter" 0 -1 1674690113260 ""} +{ "Info" "IFITCC_FITCC_INFO_AUTO_FIT_COMPILATION_ON" "" "Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time" { } { } 0 171003 "Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time" 0 0 "Fitter" 0 -1 1674690113328 ""} +{ "Warning" "WCPT_FEATURE_DISABLED_POST" "LogicLock " "Feature LogicLock is only available with a valid subscription license. You can purchase a software subscription to gain full access to this feature." { } { } 0 292013 "Feature %1!s! is only available with a valid subscription license. You can purchase a software subscription to gain full access to this feature." 0 0 "Fitter" 0 -1 1674690113331 ""} +{ "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED" "" "Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices" { { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP4CE10E22C6 " "Device EP4CE10E22C6 is compatible" { } { } 2 176445 "Device %1!s! is compatible" 0 0 "Design Software" 0 -1 1674690113358 ""} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP4CE15E22C6 " "Device EP4CE15E22C6 is compatible" { } { } 2 176445 "Device %1!s! is compatible" 0 0 "Design Software" 0 -1 1674690113358 ""} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP4CE22E22C6 " "Device EP4CE22E22C6 is compatible" { } { } 2 176445 "Device %1!s! is compatible" 0 0 "Design Software" 0 -1 1674690113358 ""} } { } 2 176444 "Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices" 0 0 "Fitter" 0 -1 1674690113358 ""} +{ "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION" "5 " "Fitter converted 5 user pins into dedicated programming pins" { { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_ASDO_DATA1~ 6 " "Pin ~ALTERA_ASDO_DATA1~ is reserved at location 6" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_ASDO_DATA1~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 0 { 0 ""} 0 75 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1674690113360 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_FLASH_nCE_nCSO~ 8 " "Pin ~ALTERA_FLASH_nCE_nCSO~ is reserved at location 8" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_FLASH_nCE_nCSO~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 0 { 0 ""} 0 77 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1674690113360 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_DCLK~ 12 " "Pin ~ALTERA_DCLK~ is reserved at location 12" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_DCLK~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 0 { 0 ""} 0 79 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1674690113360 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_DATA0~ 13 " "Pin ~ALTERA_DATA0~ is reserved at location 13" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_DATA0~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 0 { 0 ""} 0 81 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1674690113360 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_nCEO~ 101 " "Pin ~ALTERA_nCEO~ is reserved at location 101" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_nCEO~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 0 { 0 ""} 0 83 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1674690113360 ""} } { } 0 169124 "Fitter converted %1!d! user pins into dedicated programming pins" 0 0 "Fitter" 0 -1 1674690113360 ""} +{ "Warning" "WCUT_CUT_ATOM_PINS_WITH_INCOMPLETE_IO_ASSIGNMENTS" "" "Some pins have incomplete I/O assignments. Refer to the I/O Assignment Warnings report for details" { } { } 0 15714 "Some pins have incomplete I/O assignments. Refer to the I/O Assignment Warnings report for details" 0 0 "Fitter" 0 -1 1674690113360 ""} +{ "Critical Warning" "WFIOMGR_PINS_MISSING_LOCATION_INFO" "21 21 " "No exact pin location assignment(s) for 21 pins of 21 total pins. For the list of pins please refer to the I/O Assignment Warnings table in the fitter report." { } { } 1 169085 "No exact pin location assignment(s) for %1!d! pins of %2!d! total pins. For the list of pins please refer to the I/O Assignment Warnings table in the fitter report." 0 0 "Fitter" 0 -1 1674690113532 ""} +{ "Critical Warning" "WSTA_SDC_NOT_FOUND" "MuxDemo.sdc " "Synopsys Design Constraints File file not found: 'MuxDemo.sdc'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." { } { } 1 332012 "Synopsys Design Constraints File file not found: '%1!s!'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." 0 0 "Fitter" 0 -1 1674690113590 ""} +{ "Info" "ISTA_NO_CLOCK_FOUND_NO_DERIVING_MSG" "base clocks " "No user constrained base clocks found in the design" { } { } 0 332144 "No user constrained %1!s! found in the design" 0 0 "Fitter" 0 -1 1674690113590 ""} +{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Fitter" 0 -1 1674690113590 ""} +{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Fitter" 0 -1 1674690113591 ""} +{ "Info" "ISTA_NO_CLOCK_UNCERTAINTY_FOUND_DERIVING" "\"derive_clock_uncertainty\" " "No user constrained clock uncertainty found in the design. Calling \"derive_clock_uncertainty\"" { } { } 0 332143 "No user constrained clock uncertainty found in the design. Calling %1!s!" 0 0 "Fitter" 0 -1 1674690113591 ""} +{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Fitter" 0 -1 1674690113591 ""} +{ "Info" "ISTA_TDC_NO_DEFAULT_OPTIMIZATION_GOALS" "" "Timing requirements not specified -- quality metrics such as performance may be sacrificed to reduce compilation time." { } { } 0 332130 "Timing requirements not specified -- quality metrics such as performance may be sacrificed to reduce compilation time." 0 0 "Fitter" 0 -1 1674690113591 ""} +{ "Info" "IFSAC_FSAC_REGISTER_PACKING_START_REGPACKING_INFO" "" "Starting register packing" { } { } 0 176233 "Starting register packing" 0 0 "Fitter" 0 -1 1674690113593 ""} +{ "Extra Info" "IFSAC_FSAC_START_REG_LOCATION_PROCESSING" "" "Performing register packing on registers with non-logic cell location assignments" { } { } 1 176273 "Performing register packing on registers with non-logic cell location assignments" 1 0 "Fitter" 0 -1 1674690113593 ""} +{ "Extra Info" "IFSAC_FSAC_FINISH_REG_LOCATION_PROCESSING" "" "Completed register packing on registers with non-logic cell location assignments" { } { } 1 176274 "Completed register packing on registers with non-logic cell location assignments" 1 0 "Fitter" 0 -1 1674690113593 ""} +{ "Extra Info" "IFSAC_FSAC_REGISTER_PACKING_BEGIN_FAST_REGISTER_INFO" "" "Started Fast Input/Output/OE register processing" { } { } 1 176236 "Started Fast Input/Output/OE register processing" 1 0 "Fitter" 0 -1 1674690113593 ""} +{ "Extra Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_FAST_REGISTER_INFO" "" "Finished Fast Input/Output/OE register processing" { } { } 1 176237 "Finished Fast Input/Output/OE register processing" 1 0 "Fitter" 0 -1 1674690113593 ""} +{ "Extra Info" "IFSAC_FSAC_START_MAC_SCAN_CHAIN_INFERENCING" "" "Start inferring scan chains for DSP blocks" { } { } 1 176238 "Start inferring scan chains for DSP blocks" 1 0 "Fitter" 0 -1 1674690113593 ""} +{ "Extra Info" "IFSAC_FSAC_FINISH_MAC_SCAN_CHAIN_INFERENCING" "" "Inferring scan chains for DSP blocks is complete" { } { } 1 176239 "Inferring scan chains for DSP blocks is complete" 1 0 "Fitter" 0 -1 1674690113593 ""} +{ "Extra Info" "IFSAC_FSAC_START_IO_MULT_RAM_PACKING" "" "Moving registers into I/O cells, Multiplier Blocks, and RAM blocks to improve timing and density" { } { } 1 176248 "Moving registers into I/O cells, Multiplier Blocks, and RAM blocks to improve timing and density" 1 0 "Fitter" 0 -1 1674690113593 ""} +{ "Extra Info" "IFSAC_FSAC_FINISH_IO_MULT_RAM_PACKING" "" "Finished moving registers into I/O cells, Multiplier Blocks, and RAM blocks" { } { } 1 176249 "Finished moving registers into I/O cells, Multiplier Blocks, and RAM blocks" 1 0 "Fitter" 0 -1 1674690113593 ""} +{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_REGPACKING_INFO" "" "Finished register packing" { { "Extra Info" "IFSAC_NO_REGISTERS_WERE_PACKED" "" "No registers were packed into other blocks" { } { } 1 176219 "No registers were packed into other blocks" 0 0 "Design Software" 0 -1 1674690113594 ""} } { } 0 176235 "Finished register packing" 0 0 "Fitter" 0 -1 1674690113594 ""} +{ "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement " "Statistics of I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement" { { "Info" "IFSAC_FSAC_SINGLE_IOC_GROUP_STATISTICS" "21 unused 2.5V 20 1 0 " "Number of I/O pins in group: 21 (unused VREF, 2.5V VCCIO, 20 input, 1 output, 0 bidirectional)" { { "Info" "IFSAC_FSAC_IO_STDS_IN_IOC_GROUP" "2.5 V. " "I/O standards used: 2.5 V." { } { } 0 176212 "I/O standards used: %1!s!" 0 0 "Design Software" 0 -1 1674690113594 ""} } { } 0 176211 "Number of I/O pins in group: %1!d! (%2!s! VREF, %3!s! VCCIO, %4!d! input, %5!d! output, %6!d! bidirectional)" 0 0 "Design Software" 0 -1 1674690113594 ""} } { } 0 176214 "Statistics of %1!s!" 0 0 "Fitter" 0 -1 1674690113594 ""} +{ "Info" "IFSAC_FSAC_IO_STATS_BEFORE_AFTER_PLACEMENT" "before " "I/O bank details before I/O pin placement" { { "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O banks " "Statistics of I/O banks" { { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "1 does not use undetermined 4 7 " "I/O bank number 1 does not use VREF pins and has undetermined VCCIO pins. 4 total pin(s) used -- 7 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1674690113595 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "2 does not use undetermined 0 8 " "I/O bank number 2 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 8 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1674690113595 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "3 does not use undetermined 0 11 " "I/O bank number 3 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 11 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1674690113595 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "4 does not use undetermined 0 14 " "I/O bank number 4 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 14 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1674690113595 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "5 does not use undetermined 0 13 " "I/O bank number 5 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 13 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1674690113595 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "6 does not use undetermined 1 9 " "I/O bank number 6 does not use VREF pins and has undetermined VCCIO pins. 1 total pin(s) used -- 9 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1674690113595 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "7 does not use undetermined 0 13 " "I/O bank number 7 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 13 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1674690113595 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "8 does not use undetermined 0 12 " "I/O bank number 8 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 12 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1674690113595 ""} } { } 0 176214 "Statistics of %1!s!" 0 0 "Design Software" 0 -1 1674690113595 ""} } { } 0 176215 "I/O bank details %1!s! I/O pin placement" 0 0 "Fitter" 0 -1 1674690113595 ""} +{ "Info" "IFITCC_FITTER_PREPARATION_END" "00:00:00 " "Fitter preparation operations ending: elapsed time is 00:00:00" { } { } 0 171121 "Fitter preparation operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1674690113601 ""} +{ "Info" "IVPR20K_VPR_FAMILY_APL_ERROR" "" "Fitter has disabled Advanced Physical Optimization because it is not supported for the current family." { } { } 0 14896 "Fitter has disabled Advanced Physical Optimization because it is not supported for the current family." 0 0 "Fitter" 0 -1 1674690113602 ""} +{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_START" "" "Fitter placement preparation operations beginning" { } { } 0 170189 "Fitter placement preparation operations beginning" 0 0 "Fitter" 0 -1 1674690113856 ""} +{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_END" "00:00:00 " "Fitter placement preparation operations ending: elapsed time is 00:00:00" { } { } 0 170190 "Fitter placement preparation operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1674690113868 ""} +{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_START" "" "Fitter placement operations beginning" { } { } 0 170191 "Fitter placement operations beginning" 0 0 "Fitter" 0 -1 1674690113875 ""} +{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Fitter placement was successful" { } { } 0 170137 "Fitter placement was successful" 0 0 "Fitter" 0 -1 1674690113922 ""} +{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "00:00:00 " "Fitter placement operations ending: elapsed time is 00:00:00" { } { } 0 170192 "Fitter placement operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1674690113922 ""} +{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Fitter routing operations beginning" { } { } 0 170193 "Fitter routing operations beginning" 0 0 "Fitter" 0 -1 1674690114033 ""} +{ "Info" "IFITAPI_FITAPI_VPR_PERCENT_ROUTING_RESOURCE_USAGE" "0 " "Router estimated average interconnect usage is 0% of the available device resources" { { "Info" "IFITAPI_FITAPI_VPR_PEAK_ROUTING_REGION" "0 X23_Y0 X34_Y11 " "Router estimated peak interconnect usage is 0% of the available device resources in the region that extends from location X23_Y0 to location X34_Y11" { } { { "loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 1 { 0 "Router estimated peak interconnect usage is 0% of the available device resources in the region that extends from location X23_Y0 to location X34_Y11"} { { 12 { 0 ""} 23 0 12 12 } } } } } } } 0 170196 "Router estimated peak interconnect usage is %1!d!%% of the available device resources in the region that extends from location %2!s! to location %3!s!" 0 0 "Design Software" 0 -1 1674690114264 ""} } { } 0 170195 "Router estimated average interconnect usage is %1!d!%% of the available device resources" 0 0 "Fitter" 0 -1 1674690114264 ""} +{ "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED" "" "The Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." { { "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED_FOR_ROUTABILITY" "" "Optimizations that may affect the design's routability were skipped" { } { } 0 170201 "Optimizations that may affect the design's routability were skipped" 0 0 "Design Software" 0 -1 1674690114282 ""} { "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED_FOR_TIMING" "" "Optimizations that may affect the design's timing were skipped" { } { } 0 170200 "Optimizations that may affect the design's timing were skipped" 0 0 "Design Software" 0 -1 1674690114282 ""} } { } 0 170199 "The Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." 0 0 "Fitter" 0 -1 1674690114282 ""} +{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:00 " "Fitter routing operations ending: elapsed time is 00:00:00" { } { } 0 170194 "Fitter routing operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1674690114283 ""} +{ "Info" "IVPR20K_VPR_TIMING_ANALYSIS_TIME" "the Fitter 0.01 " "Total time spent on timing analysis during the Fitter is 0.01 seconds." { } { } 0 11888 "Total time spent on timing analysis during %1!s! is %2!s! seconds." 0 0 "Fitter" 0 -1 1674690114355 ""} +{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Fitter" 0 -1 1674690114358 ""} +{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Fitter" 0 -1 1674690114448 ""} +{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Fitter" 0 -1 1674690114448 ""} +{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Fitter" 0 -1 1674690114645 ""} +{ "Info" "IFITCC_FITTER_POST_OPERATION_END" "00:00:00 " "Fitter post-fit operations ending: elapsed time is 00:00:00" { } { } 0 11218 "Fitter post-fit operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1674690114877 ""} +{ "Info" "IRDB_WROTE_SUPPRESSED_MSGS" "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.fit.smsg " "Generated suppressed messages file /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.fit.smsg" { } { } 0 144001 "Generated suppressed messages file %1!s!" 0 0 "Fitter" 0 -1 1674690115045 ""} +{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 6 s Quartus Prime " "Quartus Prime Fitter was successful. 0 errors, 6 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "941 " "Peak virtual memory: 941 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1674690115148 ""} { "Info" "IQEXE_END_BANNER_TIME" "Wed Jan 25 23:41:55 2023 " "Processing ended: Wed Jan 25 23:41:55 2023" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1674690115148 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:03 " "Elapsed time: 00:00:03" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1674690115148 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:03 " "Total CPU time (on all processors): 00:00:03" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1674690115148 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Fitter" 0 -1 1674690115148 ""} diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.hier_info b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.hier_info index 317b4f6..f25f66d 100644 --- a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.hier_info +++ b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.hier_info @@ -1,5 +1,5 @@ |Mux16_1 -pin_name1 <= Mux2_1:inst14.Y +Y <= Mux2_1:inst14.Y Sel4 => Mux2_1:inst14.S Sel3 => Mux2_1:inst12.S Sel3 => Mux2_1:inst13.S @@ -16,7 +16,7 @@ Sel1 => Mux2_1:inst7.S Sel1 => Mux2_1:inst8.S Sel1 => Mux2_1:inst9.S I0 => Mux2_1:inst.I0 -ze => Mux2_1:inst.I1 +I1 => Mux2_1:inst.I1 I2 => Mux2_1:inst1.I0 I3 => Mux2_1:inst1.I1 I4 => Mux2_1:inst2.I0 diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.hif b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.hif index 63c8e73..4365455 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.hif and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.hif differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map.cdb b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map.cdb index f30376a..e794cb0 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map.cdb and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map.cdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map.hdb b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map.hdb index 0efbd7c..95dff9d 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map.hdb and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map.hdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map.qmsg b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map.qmsg index b66d7ad..624031f 100644 --- a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map.qmsg +++ b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map.qmsg @@ -1,13 +1,13 @@ -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1669918362163 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "Analysis & Synthesis Quartus Prime " "Running Quartus Prime Analysis & Synthesis" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669918362163 ""} { "Info" "IQEXE_START_BANNER_TIME" "Thu Dec 1 18:12:42 2022 " "Processing started: Thu Dec 1 18:12:42 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1669918362163 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1669918362163 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_map --read_settings_files=on --write_settings_files=off MuxDemo -c MuxDemo " "Command: quartus_map --read_settings_files=on --write_settings_files=off MuxDemo -c MuxDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1669918362163 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Analysis & Synthesis" 0 -1 1669918362251 ""} -{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Analysis & Synthesis" 0 -1 1669918362251 ""} -{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "Mux16_1.bdf 1 1 " "Found 1 design units, including 1 entities, in source file Mux16_1.bdf" { { "Info" "ISGN_ENTITY_NAME" "1 Mux16_1 " "Found entity 1: Mux16_1" { } { { "Mux16_1.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Mux16_1.bdf" { } } } } 0 12023 "Found entity %1!d!: %2!s!" 0 0 "Design Software" 0 -1 1669918366549 ""} } { } 0 12021 "Found %2!llu! design units, including %3!llu! entities, in source file %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1669918366549 ""} -{ "Info" "ISGN_START_ELABORATION_TOP" "Mux16_1 " "Elaborating entity \"Mux16_1\" for the top level hierarchy" { } { } 0 12127 "Elaborating entity \"%1!s!\" for the top level hierarchy" 0 0 "Analysis & Synthesis" 0 -1 1669918366576 ""} -{ "Warning" "WSGN_SEARCH_FILE" "Mux2_1.bdf 1 1 " "Using design file Mux2_1.bdf, which is not specified as a design file for the current project, but contains definitions for 1 design units and 1 entities in project" { { "Info" "ISGN_ENTITY_NAME" "1 Mux2_1 " "Found entity 1: Mux2_1" { } { { "Mux2_1.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Mux2_1.bdf" { } } } } 0 12023 "Found entity %1!d!: %2!s!" 0 0 "Design Software" 0 -1 1669918366578 ""} } { } 0 12125 "Using design file %1!s!, which is not specified as a design file for the current project, but contains definitions for %2!llu! design units and %3!llu! entities in project" 0 0 "Analysis & Synthesis" 0 -1 1669918366578 ""} -{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "Mux2_1 Mux2_1:inst14 " "Elaborating entity \"Mux2_1\" for hierarchy \"Mux2_1:inst14\"" { } { { "Mux16_1.bdf" "inst14" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Mux16_1.bdf" { { 528 976 1072 624 "inst14" "" } } } } } 0 12128 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0 "Analysis & Synthesis" 0 -1 1669918366578 ""} -{ "Info" "ISUTIL_TIMING_DRIVEN_SYNTHESIS_RUNNING" "" "Timing-Driven Synthesis is running" { } { } 0 286030 "Timing-Driven Synthesis is running" 0 0 "Analysis & Synthesis" 0 -1 1669918367483 ""} -{ "Info" "IBPM_HARD_BLOCK_PARTITION_CREATED" "hard_block:auto_generated_inst " "Generating hard_block partition \"hard_block:auto_generated_inst\"" { { "Info" "IBPM_HARD_BLOCK_PARTITION_NODE" "0 0 0 0 0 " "Adding 0 node(s), including 0 DDIO, 0 PLL, 0 transceiver and 0 LCELL" { } { } 0 16011 "Adding %1!d! node(s), including %2!d! DDIO, %3!d! PLL, %4!d! transceiver and %5!d! LCELL" 0 0 "Design Software" 0 -1 1669918367733 ""} } { } 0 16010 "Generating hard_block partition \"%1!s!\"" 0 0 "Analysis & Synthesis" 0 -1 1669918367733 ""} -{ "Info" "ICUT_CUT_TM_SUMMARY" "31 " "Implemented 31 device resources after synthesis - the final resource count might be different" { { "Info" "ICUT_CUT_TM_IPINS" "20 " "Implemented 20 input pins" { } { } 0 21058 "Implemented %1!d! input pins" 0 0 "Design Software" 0 -1 1669918367770 ""} { "Info" "ICUT_CUT_TM_OPINS" "1 " "Implemented 1 output pins" { } { } 0 21059 "Implemented %1!d! output pins" 0 0 "Design Software" 0 -1 1669918367770 ""} { "Info" "ICUT_CUT_TM_LCELLS" "10 " "Implemented 10 logic cells" { } { } 0 21061 "Implemented %1!d! logic cells" 0 0 "Design Software" 0 -1 1669918367770 ""} } { } 0 21057 "Implemented %1!d! device resources after synthesis - the final resource count might be different" 0 0 "Analysis & Synthesis" 0 -1 1669918367770 ""} -{ "Info" "IQEXE_ERROR_COUNT" "Analysis & Synthesis 0 s 2 s Quartus Prime " "Quartus Prime Analysis & Synthesis was successful. 0 errors, 2 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "402 " "Peak virtual memory: 402 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1669918367774 ""} { "Info" "IQEXE_END_BANNER_TIME" "Thu Dec 1 18:12:47 2022 " "Processing ended: Thu Dec 1 18:12:47 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1669918367774 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:05 " "Elapsed time: 00:00:05" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1669918367774 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:13 " "Total CPU time (on all processors): 00:00:13" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1669918367774 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Analysis & Synthesis" 0 -1 1669918367774 ""} +{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1674690106501 ""} +{ "Info" "IQEXE_START_BANNER_PRODUCT" "Analysis & Synthesis Quartus Prime " "Running Quartus Prime Analysis & Synthesis" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674690106501 ""} { "Info" "IQEXE_START_BANNER_TIME" "Wed Jan 25 23:41:46 2023 " "Processing started: Wed Jan 25 23:41:46 2023" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1674690106501 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1674690106501 ""} +{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_map --read_settings_files=on --write_settings_files=off MuxDemo -c MuxDemo " "Command: quartus_map --read_settings_files=on --write_settings_files=off MuxDemo -c MuxDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1674690106501 ""} +{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Analysis & Synthesis" 0 -1 1674690106594 ""} +{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Analysis & Synthesis" 0 -1 1674690106594 ""} +{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "Mux16_1.bdf 1 1 " "Found 1 design units, including 1 entities, in source file Mux16_1.bdf" { { "Info" "ISGN_ENTITY_NAME" "1 Mux16_1 " "Found entity 1: Mux16_1" { } { { "Mux16_1.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Mux16_1.bdf" { } } } } 0 12023 "Found entity %1!d!: %2!s!" 0 0 "Design Software" 0 -1 1674690111390 ""} } { } 0 12021 "Found %2!llu! design units, including %3!llu! entities, in source file %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1674690111390 ""} +{ "Info" "ISGN_START_ELABORATION_TOP" "Mux16_1 " "Elaborating entity \"Mux16_1\" for the top level hierarchy" { } { } 0 12127 "Elaborating entity \"%1!s!\" for the top level hierarchy" 0 0 "Analysis & Synthesis" 0 -1 1674690111423 ""} +{ "Warning" "WSGN_SEARCH_FILE" "Mux2_1.bdf 1 1 " "Using design file Mux2_1.bdf, which is not specified as a design file for the current project, but contains definitions for 1 design units and 1 entities in project" { { "Info" "ISGN_ENTITY_NAME" "1 Mux2_1 " "Found entity 1: Mux2_1" { } { { "Mux2_1.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Mux2_1.bdf" { } } } } 0 12023 "Found entity %1!d!: %2!s!" 0 0 "Design Software" 0 -1 1674690111428 ""} } { } 0 12125 "Using design file %1!s!, which is not specified as a design file for the current project, but contains definitions for %2!llu! design units and %3!llu! entities in project" 0 0 "Analysis & Synthesis" 0 -1 1674690111428 ""} +{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "Mux2_1 Mux2_1:inst14 " "Elaborating entity \"Mux2_1\" for hierarchy \"Mux2_1:inst14\"" { } { { "Mux16_1.bdf" "inst14" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Mux16_1.bdf" { { 328 688 784 424 "inst14" "" } } } } } 0 12128 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0 "Analysis & Synthesis" 0 -1 1674690111429 ""} +{ "Info" "ISUTIL_TIMING_DRIVEN_SYNTHESIS_RUNNING" "" "Timing-Driven Synthesis is running" { } { } 0 286030 "Timing-Driven Synthesis is running" 0 0 "Analysis & Synthesis" 0 -1 1674690112339 ""} +{ "Info" "IBPM_HARD_BLOCK_PARTITION_CREATED" "hard_block:auto_generated_inst " "Generating hard_block partition \"hard_block:auto_generated_inst\"" { { "Info" "IBPM_HARD_BLOCK_PARTITION_NODE" "0 0 0 0 0 " "Adding 0 node(s), including 0 DDIO, 0 PLL, 0 transceiver and 0 LCELL" { } { } 0 16011 "Adding %1!d! node(s), including %2!d! DDIO, %3!d! PLL, %4!d! transceiver and %5!d! LCELL" 0 0 "Design Software" 0 -1 1674690112561 ""} } { } 0 16010 "Generating hard_block partition \"%1!s!\"" 0 0 "Analysis & Synthesis" 0 -1 1674690112561 ""} +{ "Info" "ICUT_CUT_TM_SUMMARY" "31 " "Implemented 31 device resources after synthesis - the final resource count might be different" { { "Info" "ICUT_CUT_TM_IPINS" "20 " "Implemented 20 input pins" { } { } 0 21058 "Implemented %1!d! input pins" 0 0 "Design Software" 0 -1 1674690112576 ""} { "Info" "ICUT_CUT_TM_OPINS" "1 " "Implemented 1 output pins" { } { } 0 21059 "Implemented %1!d! output pins" 0 0 "Design Software" 0 -1 1674690112576 ""} { "Info" "ICUT_CUT_TM_LCELLS" "10 " "Implemented 10 logic cells" { } { } 0 21061 "Implemented %1!d! logic cells" 0 0 "Design Software" 0 -1 1674690112576 ""} } { } 0 21057 "Implemented %1!d! device resources after synthesis - the final resource count might be different" 0 0 "Analysis & Synthesis" 0 -1 1674690112576 ""} +{ "Info" "IQEXE_ERROR_COUNT" "Analysis & Synthesis 0 s 2 s Quartus Prime " "Quartus Prime Analysis & Synthesis was successful. 0 errors, 2 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "402 " "Peak virtual memory: 402 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1674690112580 ""} { "Info" "IQEXE_END_BANNER_TIME" "Wed Jan 25 23:41:52 2023 " "Processing ended: Wed Jan 25 23:41:52 2023" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1674690112580 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:06 " "Elapsed time: 00:00:06" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1674690112580 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:14 " "Total CPU time (on all processors): 00:00:14" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1674690112580 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Analysis & Synthesis" 0 -1 1674690112580 ""} diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map.rdb b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map.rdb index d75157a..bd7a3fb 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map.rdb and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map.rdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map_bb.cdb b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map_bb.cdb index 602edd2..02bb70c 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map_bb.cdb and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map_bb.cdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map_bb.hdb b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map_bb.hdb index ec3a60c..6e89585 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map_bb.hdb and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.map_bb.hdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.pre_map.hdb b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.pre_map.hdb index a704e5b..50b5cb4 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.pre_map.hdb and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.pre_map.hdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.rtlv.hdb b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.rtlv.hdb index 54ae8e4..aead88d 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.rtlv.hdb and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.rtlv.hdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.rtlv_sg.cdb b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.rtlv_sg.cdb index ce2f1dc..8f44d08 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.rtlv_sg.cdb and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.rtlv_sg.cdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.smart_action.txt b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.smart_action.txt index c8e8a13..11b531f 100644 --- a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.smart_action.txt +++ b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.smart_action.txt @@ -1 +1 @@ -DONE +SOURCE diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.sta.qmsg b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.sta.qmsg index 18fc132..93f890b 100644 --- a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.sta.qmsg +++ b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.sta.qmsg @@ -1,49 +1,49 @@ -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1669918371834 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "Timing Analyzer Quartus Prime " "Running Quartus Prime Timing Analyzer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669918371834 ""} { "Info" "IQEXE_START_BANNER_TIME" "Thu Dec 1 18:12:51 2022 " "Processing started: Thu Dec 1 18:12:51 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1669918371834 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Timing Analyzer" 0 -1 1669918371834 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_sta MuxDemo -c MuxDemo " "Command: quartus_sta MuxDemo -c MuxDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Timing Analyzer" 0 -1 1669918371834 ""} -{ "Info" "0" "" "qsta_default_script.tcl version: #1" { } { } 0 0 "qsta_default_script.tcl version: #1" 0 0 "Timing Analyzer" 0 0 1669918371854 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Timing Analyzer" 0 -1 1669918371893 ""} -{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Timing Analyzer" 0 -1 1669918371893 ""} -{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "High junction temperature 85 " "High junction temperature operating condition is not set. Assuming a default value of '85'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Timing Analyzer" 0 -1 1669918371932 ""} -{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "Low junction temperature 0 " "Low junction temperature operating condition is not set. Assuming a default value of '0'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Timing Analyzer" 0 -1 1669918371932 ""} -{ "Critical Warning" "WSTA_SDC_NOT_FOUND" "MuxDemo.sdc " "Synopsys Design Constraints File file not found: 'MuxDemo.sdc'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." { } { } 1 332012 "Synopsys Design Constraints File file not found: '%1!s!'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." 0 0 "Timing Analyzer" 0 -1 1669918372030 ""} -{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1669918372031 ""} -{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1669918372031 ""} -{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1669918372031 ""} -{ "Info" "ISTA_NO_CLOCK_UNCERTAINTY_FOUND_DERIVING" "\"derive_clock_uncertainty\" " "No user constrained clock uncertainty found in the design. Calling \"derive_clock_uncertainty\"" { } { } 0 332143 "No user constrained clock uncertainty found in the design. Calling %1!s!" 0 0 "Timing Analyzer" 0 -1 1669918372031 ""} -{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1669918372031 ""} -{ "Info" "0" "" "Found TIMING_ANALYZER_REPORT_SCRIPT_INCLUDE_DEFAULT_ANALYSIS = ON" { } { } 0 0 "Found TIMING_ANALYZER_REPORT_SCRIPT_INCLUDE_DEFAULT_ANALYSIS = ON" 0 0 "Timing Analyzer" 0 0 1669918372031 ""} -{ "Info" "ISTA_NO_CLOCKS_TO_REPORT" "" "No clocks to report" { } { } 0 332159 "No clocks to report" 0 0 "Timing Analyzer" 0 -1 1669918372033 ""} -{ "Info" "0" "" "Analyzing Slow 1200mV 85C Model" { } { } 0 0 "Analyzing Slow 1200mV 85C Model" 0 0 "Timing Analyzer" 0 0 1669918372034 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "fmax " "No fmax paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669918372034 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669918372037 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669918372037 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669918372037 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669918372038 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669918372038 ""} -{ "Info" "0" "" "Analyzing Slow 1200mV 0C Model" { } { } 0 0 "Analyzing Slow 1200mV 0C Model" 0 0 "Timing Analyzer" 0 0 1669918372039 ""} -{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Timing Analyzer" 0 -1 1669918372052 ""} -{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Timing Analyzer" 0 -1 1669918372261 ""} -{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1669918372272 ""} -{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1669918372272 ""} -{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1669918372272 ""} -{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1669918372272 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "fmax " "No fmax paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669918372272 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669918372273 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669918372273 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669918372274 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669918372274 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669918372274 ""} -{ "Info" "0" "" "Analyzing Fast 1200mV 0C Model" { } { } 0 0 "Analyzing Fast 1200mV 0C Model" 0 0 "Timing Analyzer" 0 0 1669918372275 ""} -{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1669918372312 ""} -{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1669918372312 ""} -{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1669918372312 ""} -{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1669918372312 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669918372313 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669918372313 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669918372314 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669918372314 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669918372314 ""} -{ "Info" "ISTA_UCP_NOT_CONSTRAINED" "setup " "Design is not fully constrained for setup requirements" { } { } 0 332102 "Design is not fully constrained for %1!s! requirements" 0 0 "Timing Analyzer" 0 -1 1669918372513 ""} -{ "Info" "ISTA_UCP_NOT_CONSTRAINED" "hold " "Design is not fully constrained for hold requirements" { } { } 0 332102 "Design is not fully constrained for %1!s! requirements" 0 0 "Timing Analyzer" 0 -1 1669918372513 ""} -{ "Info" "IQEXE_ERROR_COUNT" "Timing Analyzer 0 s 5 s Quartus Prime " "Quartus Prime Timing Analyzer was successful. 0 errors, 5 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "465 " "Peak virtual memory: 465 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1669918372520 ""} { "Info" "IQEXE_END_BANNER_TIME" "Thu Dec 1 18:12:52 2022 " "Processing ended: Thu Dec 1 18:12:52 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1669918372520 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:01 " "Elapsed time: 00:00:01" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1669918372520 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:01 " "Total CPU time (on all processors): 00:00:01" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1669918372520 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Timing Analyzer" 0 -1 1669918372520 ""} +{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1674690116458 ""} +{ "Info" "IQEXE_START_BANNER_PRODUCT" "Timing Analyzer Quartus Prime " "Running Quartus Prime Timing Analyzer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674690116458 ""} { "Info" "IQEXE_START_BANNER_TIME" "Wed Jan 25 23:41:56 2023 " "Processing started: Wed Jan 25 23:41:56 2023" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1674690116458 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Timing Analyzer" 0 -1 1674690116458 ""} +{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_sta MuxDemo -c MuxDemo " "Command: quartus_sta MuxDemo -c MuxDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Timing Analyzer" 0 -1 1674690116459 ""} +{ "Info" "0" "" "qsta_default_script.tcl version: #1" { } { } 0 0 "qsta_default_script.tcl version: #1" 0 0 "Timing Analyzer" 0 0 1674690116478 ""} +{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Timing Analyzer" 0 -1 1674690116519 ""} +{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Timing Analyzer" 0 -1 1674690116519 ""} +{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "High junction temperature 85 " "High junction temperature operating condition is not set. Assuming a default value of '85'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Timing Analyzer" 0 -1 1674690116566 ""} +{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "Low junction temperature 0 " "Low junction temperature operating condition is not set. Assuming a default value of '0'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Timing Analyzer" 0 -1 1674690116566 ""} +{ "Critical Warning" "WSTA_SDC_NOT_FOUND" "MuxDemo.sdc " "Synopsys Design Constraints File file not found: 'MuxDemo.sdc'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." { } { } 1 332012 "Synopsys Design Constraints File file not found: '%1!s!'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." 0 0 "Timing Analyzer" 0 -1 1674690116670 ""} +{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1674690116670 ""} +{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1674690116670 ""} +{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1674690116670 ""} +{ "Info" "ISTA_NO_CLOCK_UNCERTAINTY_FOUND_DERIVING" "\"derive_clock_uncertainty\" " "No user constrained clock uncertainty found in the design. Calling \"derive_clock_uncertainty\"" { } { } 0 332143 "No user constrained clock uncertainty found in the design. Calling %1!s!" 0 0 "Timing Analyzer" 0 -1 1674690116671 ""} +{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1674690116671 ""} +{ "Info" "0" "" "Found TIMING_ANALYZER_REPORT_SCRIPT_INCLUDE_DEFAULT_ANALYSIS = ON" { } { } 0 0 "Found TIMING_ANALYZER_REPORT_SCRIPT_INCLUDE_DEFAULT_ANALYSIS = ON" 0 0 "Timing Analyzer" 0 0 1674690116671 ""} +{ "Info" "ISTA_NO_CLOCKS_TO_REPORT" "" "No clocks to report" { } { } 0 332159 "No clocks to report" 0 0 "Timing Analyzer" 0 -1 1674690116673 ""} +{ "Info" "0" "" "Analyzing Slow 1200mV 85C Model" { } { } 0 0 "Analyzing Slow 1200mV 85C Model" 0 0 "Timing Analyzer" 0 0 1674690116673 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "fmax " "No fmax paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674690116674 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674690116675 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674690116675 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674690116676 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674690116676 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674690116676 ""} +{ "Info" "0" "" "Analyzing Slow 1200mV 0C Model" { } { } 0 0 "Analyzing Slow 1200mV 0C Model" 0 0 "Timing Analyzer" 0 0 1674690116677 ""} +{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Timing Analyzer" 0 -1 1674690116691 ""} +{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Timing Analyzer" 0 -1 1674690116901 ""} +{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1674690116912 ""} +{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1674690116913 ""} +{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1674690116913 ""} +{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1674690116913 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "fmax " "No fmax paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674690116913 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674690116914 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674690116914 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674690116914 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674690116915 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674690116915 ""} +{ "Info" "0" "" "Analyzing Fast 1200mV 0C Model" { } { } 0 0 "Analyzing Fast 1200mV 0C Model" 0 0 "Timing Analyzer" 0 0 1674690116917 ""} +{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1674690116956 ""} +{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1674690116956 ""} +{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1674690116956 ""} +{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1674690116956 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674690116956 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674690116957 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674690116957 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674690116957 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674690116958 ""} +{ "Info" "ISTA_UCP_NOT_CONSTRAINED" "setup " "Design is not fully constrained for setup requirements" { } { } 0 332102 "Design is not fully constrained for %1!s! requirements" 0 0 "Timing Analyzer" 0 -1 1674690117163 ""} +{ "Info" "ISTA_UCP_NOT_CONSTRAINED" "hold " "Design is not fully constrained for hold requirements" { } { } 0 332102 "Design is not fully constrained for %1!s! requirements" 0 0 "Timing Analyzer" 0 -1 1674690117164 ""} +{ "Info" "IQEXE_ERROR_COUNT" "Timing Analyzer 0 s 5 s Quartus Prime " "Quartus Prime Timing Analyzer was successful. 0 errors, 5 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "465 " "Peak virtual memory: 465 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1674690117172 ""} { "Info" "IQEXE_END_BANNER_TIME" "Wed Jan 25 23:41:57 2023 " "Processing ended: Wed Jan 25 23:41:57 2023" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1674690117172 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:01 " "Elapsed time: 00:00:01" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1674690117172 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:01 " "Total CPU time (on all processors): 00:00:01" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1674690117172 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Timing Analyzer" 0 -1 1674690117172 ""} diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.sta.rdb b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.sta.rdb index 10c78a7..dfd833d 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.sta.rdb and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.sta.rdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.tiscmp.fast_1200mv_0c.ddb b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.tiscmp.fast_1200mv_0c.ddb index f12b998..cab4312 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.tiscmp.fast_1200mv_0c.ddb and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.tiscmp.fast_1200mv_0c.ddb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.tiscmp.slow_1200mv_0c.ddb b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.tiscmp.slow_1200mv_0c.ddb index dbe4c0a..e5c7161 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.tiscmp.slow_1200mv_0c.ddb and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.tiscmp.slow_1200mv_0c.ddb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.tiscmp.slow_1200mv_85c.ddb b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.tiscmp.slow_1200mv_85c.ddb index 1363d3e..6d73bcc 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.tiscmp.slow_1200mv_85c.ddb and b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.tiscmp.slow_1200mv_85c.ddb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.tmw_info b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.tmw_info index d6359ab..11a475e 100644 --- a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.tmw_info +++ b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo.tmw_info @@ -1,7 +1,7 @@ start_full_compilation:s:00:00:12 -start_analysis_synthesis:s:00:00:06-start_full_compilation +start_analysis_synthesis:s:00:00:07-start_full_compilation start_analysis_elaboration:s-start_full_compilation start_fitter:s:00:00:03-start_full_compilation start_assembler:s:00:00:01-start_full_compilation -start_timing_analyzer:s:00:00:02-start_full_compilation +start_timing_analyzer:s:00:00:01-start_full_compilation start_eda_netlist_writer:s:00:00:00-start_full_compilation diff --git a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo_partition_pins.json b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo_partition_pins.json index 1d3bfc8..68344d2 100644 --- a/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo_partition_pins.json +++ b/1ano/isd/quartus-projects/MuxDemo/db/MuxDemo_partition_pins.json @@ -4,7 +4,7 @@ "name" : "Top", "pins" : [ { - "name" : "pin_name1", + "name" : "Y", "strict" : false }, { @@ -60,7 +60,7 @@ "strict" : false }, { - "name" : "ze", + "name" : "I1", "strict" : false }, { diff --git a/1ano/isd/quartus-projects/MuxDemo/db/prev_cmp_MuxDemo.qmsg b/1ano/isd/quartus-projects/MuxDemo/db/prev_cmp_MuxDemo.qmsg index ed86d59..b7e1192 100644 --- a/1ano/isd/quartus-projects/MuxDemo/db/prev_cmp_MuxDemo.qmsg +++ b/1ano/isd/quartus-projects/MuxDemo/db/prev_cmp_MuxDemo.qmsg @@ -1,132 +1,132 @@ -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1668776328091 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "Analysis & Synthesis Quartus Prime " "Running Quartus Prime Analysis & Synthesis" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1668776328091 ""} { "Info" "IQEXE_START_BANNER_TIME" "Fri Nov 18 12:58:47 2022 " "Processing started: Fri Nov 18 12:58:47 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1668776328091 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1668776328091 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_map --read_settings_files=on --write_settings_files=off MuxDemo -c MuxDemo " "Command: quartus_map --read_settings_files=on --write_settings_files=off MuxDemo -c MuxDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1668776328092 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Analysis & Synthesis" 0 -1 1668776328333 ""} -{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Analysis & Synthesis" 0 -1 1668776328333 ""} -{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "Mux16_1.bdf 1 1 " "Found 1 design units, including 1 entities, in source file Mux16_1.bdf" { { "Info" "ISGN_ENTITY_NAME" "1 Mux16_1 " "Found entity 1: Mux16_1" { } { { "Mux16_1.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Mux16_1.bdf" { } } } } 0 12023 "Found entity %1!d!: %2!s!" 0 0 "Design Software" 0 -1 1668776338530 ""} } { } 0 12021 "Found %2!llu! design units, including %3!llu! entities, in source file %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1668776338530 ""} -{ "Info" "ISGN_START_ELABORATION_TOP" "Mux16_1 " "Elaborating entity \"Mux16_1\" for the top level hierarchy" { } { } 0 12127 "Elaborating entity \"%1!s!\" for the top level hierarchy" 0 0 "Analysis & Synthesis" 0 -1 1668776338598 ""} -{ "Warning" "WSGN_SEARCH_FILE" "Mux2_1.bdf 1 1 " "Using design file Mux2_1.bdf, which is not specified as a design file for the current project, but contains definitions for 1 design units and 1 entities in project" { { "Info" "ISGN_ENTITY_NAME" "1 Mux2_1 " "Found entity 1: Mux2_1" { } { { "Mux2_1.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Mux2_1.bdf" { } } } } 0 12023 "Found entity %1!d!: %2!s!" 0 0 "Design Software" 0 -1 1668776338608 ""} } { } 0 12125 "Using design file %1!s!, which is not specified as a design file for the current project, but contains definitions for %2!llu! design units and %3!llu! entities in project" 0 0 "Analysis & Synthesis" 0 -1 1668776338608 ""} -{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "Mux2_1 Mux2_1:inst14 " "Elaborating entity \"Mux2_1\" for hierarchy \"Mux2_1:inst14\"" { } { { "Mux16_1.bdf" "inst14" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Mux16_1.bdf" { { 528 976 1072 624 "inst14" "" } } } } } 0 12128 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0 "Analysis & Synthesis" 0 -1 1668776338609 ""} -{ "Info" "ISUTIL_TIMING_DRIVEN_SYNTHESIS_RUNNING" "" "Timing-Driven Synthesis is running" { } { } 0 286030 "Timing-Driven Synthesis is running" 0 0 "Analysis & Synthesis" 0 -1 1668776341082 ""} -{ "Info" "IBPM_HARD_BLOCK_PARTITION_CREATED" "hard_block:auto_generated_inst " "Generating hard_block partition \"hard_block:auto_generated_inst\"" { { "Info" "IBPM_HARD_BLOCK_PARTITION_NODE" "0 0 0 0 0 " "Adding 0 node(s), including 0 DDIO, 0 PLL, 0 transceiver and 0 LCELL" { } { } 0 16011 "Adding %1!d! node(s), including %2!d! DDIO, %3!d! PLL, %4!d! transceiver and %5!d! LCELL" 0 0 "Design Software" 0 -1 1668776341647 ""} } { } 0 16010 "Generating hard_block partition \"%1!s!\"" 0 0 "Analysis & Synthesis" 0 -1 1668776341647 ""} -{ "Info" "ICUT_CUT_TM_SUMMARY" "31 " "Implemented 31 device resources after synthesis - the final resource count might be different" { { "Info" "ICUT_CUT_TM_IPINS" "20 " "Implemented 20 input pins" { } { } 0 21058 "Implemented %1!d! input pins" 0 0 "Design Software" 0 -1 1668776341684 ""} { "Info" "ICUT_CUT_TM_OPINS" "1 " "Implemented 1 output pins" { } { } 0 21059 "Implemented %1!d! output pins" 0 0 "Design Software" 0 -1 1668776341684 ""} { "Info" "ICUT_CUT_TM_LCELLS" "10 " "Implemented 10 logic cells" { } { } 0 21061 "Implemented %1!d! logic cells" 0 0 "Design Software" 0 -1 1668776341684 ""} } { } 0 21057 "Implemented %1!d! device resources after synthesis - the final resource count might be different" 0 0 "Analysis & Synthesis" 0 -1 1668776341684 ""} -{ "Info" "IQEXE_ERROR_COUNT" "Analysis & Synthesis 0 s 2 s Quartus Prime " "Quartus Prime Analysis & Synthesis was successful. 0 errors, 2 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "402 " "Peak virtual memory: 402 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1668776341693 ""} { "Info" "IQEXE_END_BANNER_TIME" "Fri Nov 18 12:59:01 2022 " "Processing ended: Fri Nov 18 12:59:01 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1668776341693 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:14 " "Elapsed time: 00:00:14" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1668776341693 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:36 " "Total CPU time (on all processors): 00:00:36" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1668776341693 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Analysis & Synthesis" 0 -1 1668776341693 ""} -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Analysis & Synthesis" 0 -1 1668776343040 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "Fitter Quartus Prime " "Running Quartus Prime Fitter" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1668776343040 ""} { "Info" "IQEXE_START_BANNER_TIME" "Fri Nov 18 12:59:02 2022 " "Processing started: Fri Nov 18 12:59:02 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1668776343040 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Fitter" 0 -1 1668776343040 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_fit --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo " "Command: quartus_fit --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Fitter" 0 -1 1668776343041 ""} -{ "Info" "0" "" "qfit2_default_script.tcl version: #1" { } { } 0 0 "qfit2_default_script.tcl version: #1" 0 0 "Fitter" 0 0 1668776343106 ""} -{ "Info" "0" "" "Project = MuxDemo" { } { } 0 0 "Project = MuxDemo" 0 0 "Fitter" 0 0 1668776343107 ""} -{ "Info" "0" "" "Revision = MuxDemo" { } { } 0 0 "Revision = MuxDemo" 0 0 "Fitter" 0 0 1668776343107 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Fitter" 0 -1 1668776343184 ""} -{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Fitter" 0 -1 1668776343184 ""} -{ "Info" "IMPP_MPP_AUTO_ASSIGNED_DEVICE" "MuxDemo EP4CE6E22C6 " "Automatically selected device EP4CE6E22C6 for design MuxDemo" { } { } 0 119004 "Automatically selected device %2!s! for design %1!s!" 0 0 "Fitter" 0 -1 1668776343411 ""} -{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "High junction temperature 85 " "High junction temperature operating condition is not set. Assuming a default value of '85'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Fitter" 0 -1 1668776343513 ""} -{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "Low junction temperature 0 " "Low junction temperature operating condition is not set. Assuming a default value of '0'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Fitter" 0 -1 1668776343513 ""} -{ "Info" "IFITCC_FITCC_INFO_AUTO_FIT_COMPILATION_ON" "" "Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time" { } { } 0 171003 "Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time" 0 0 "Fitter" 0 -1 1668776343705 ""} -{ "Warning" "WCPT_FEATURE_DISABLED_POST" "LogicLock " "Feature LogicLock is only available with a valid subscription license. You can purchase a software subscription to gain full access to this feature." { } { } 0 292013 "Feature %1!s! is only available with a valid subscription license. You can purchase a software subscription to gain full access to this feature." 0 0 "Fitter" 0 -1 1668776343712 ""} -{ "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED" "" "Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices" { { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP4CE10E22C6 " "Device EP4CE10E22C6 is compatible" { } { } 2 176445 "Device %1!s! is compatible" 0 0 "Design Software" 0 -1 1668776343790 ""} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP4CE15E22C6 " "Device EP4CE15E22C6 is compatible" { } { } 2 176445 "Device %1!s! is compatible" 0 0 "Design Software" 0 -1 1668776343790 ""} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP4CE22E22C6 " "Device EP4CE22E22C6 is compatible" { } { } 2 176445 "Device %1!s! is compatible" 0 0 "Design Software" 0 -1 1668776343790 ""} } { } 2 176444 "Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices" 0 0 "Fitter" 0 -1 1668776343790 ""} -{ "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION" "5 " "Fitter converted 5 user pins into dedicated programming pins" { { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_ASDO_DATA1~ 6 " "Pin ~ALTERA_ASDO_DATA1~ is reserved at location 6" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_ASDO_DATA1~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 0 { 0 ""} 0 75 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1668776343796 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_FLASH_nCE_nCSO~ 8 " "Pin ~ALTERA_FLASH_nCE_nCSO~ is reserved at location 8" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_FLASH_nCE_nCSO~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 0 { 0 ""} 0 77 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1668776343796 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_DCLK~ 12 " "Pin ~ALTERA_DCLK~ is reserved at location 12" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_DCLK~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 0 { 0 ""} 0 79 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1668776343796 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_DATA0~ 13 " "Pin ~ALTERA_DATA0~ is reserved at location 13" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_DATA0~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 0 { 0 ""} 0 81 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1668776343796 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_nCEO~ 101 " "Pin ~ALTERA_nCEO~ is reserved at location 101" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_nCEO~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 0 { 0 ""} 0 83 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1668776343796 ""} } { } 0 169124 "Fitter converted %1!d! user pins into dedicated programming pins" 0 0 "Fitter" 0 -1 1668776343796 ""} -{ "Warning" "WCUT_CUT_ATOM_PINS_WITH_INCOMPLETE_IO_ASSIGNMENTS" "" "Some pins have incomplete I/O assignments. Refer to the I/O Assignment Warnings report for details" { } { } 0 15714 "Some pins have incomplete I/O assignments. Refer to the I/O Assignment Warnings report for details" 0 0 "Fitter" 0 -1 1668776343799 ""} -{ "Critical Warning" "WFIOMGR_PINS_MISSING_LOCATION_INFO" "21 21 " "No exact pin location assignment(s) for 21 pins of 21 total pins. For the list of pins please refer to the I/O Assignment Warnings table in the fitter report." { } { } 1 169085 "No exact pin location assignment(s) for %1!d! pins of %2!d! total pins. For the list of pins please refer to the I/O Assignment Warnings table in the fitter report." 0 0 "Fitter" 0 -1 1668776344238 ""} -{ "Critical Warning" "WSTA_SDC_NOT_FOUND" "MuxDemo.sdc " "Synopsys Design Constraints File file not found: 'MuxDemo.sdc'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." { } { } 1 332012 "Synopsys Design Constraints File file not found: '%1!s!'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." 0 0 "Fitter" 0 -1 1668776344397 ""} -{ "Info" "ISTA_NO_CLOCK_FOUND_NO_DERIVING_MSG" "base clocks " "No user constrained base clocks found in the design" { } { } 0 332144 "No user constrained %1!s! found in the design" 0 0 "Fitter" 0 -1 1668776344397 ""} -{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Fitter" 0 -1 1668776344398 ""} -{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Fitter" 0 -1 1668776344399 ""} -{ "Info" "ISTA_NO_CLOCK_UNCERTAINTY_FOUND_DERIVING" "\"derive_clock_uncertainty\" " "No user constrained clock uncertainty found in the design. Calling \"derive_clock_uncertainty\"" { } { } 0 332143 "No user constrained clock uncertainty found in the design. Calling %1!s!" 0 0 "Fitter" 0 -1 1668776344400 ""} -{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Fitter" 0 -1 1668776344400 ""} -{ "Info" "ISTA_TDC_NO_DEFAULT_OPTIMIZATION_GOALS" "" "Timing requirements not specified -- quality metrics such as performance may be sacrificed to reduce compilation time." { } { } 0 332130 "Timing requirements not specified -- quality metrics such as performance may be sacrificed to reduce compilation time." 0 0 "Fitter" 0 -1 1668776344400 ""} -{ "Info" "IFSAC_FSAC_REGISTER_PACKING_START_REGPACKING_INFO" "" "Starting register packing" { } { } 0 176233 "Starting register packing" 0 0 "Fitter" 0 -1 1668776344404 ""} -{ "Extra Info" "IFSAC_FSAC_START_REG_LOCATION_PROCESSING" "" "Performing register packing on registers with non-logic cell location assignments" { } { } 1 176273 "Performing register packing on registers with non-logic cell location assignments" 1 0 "Fitter" 0 -1 1668776344404 ""} -{ "Extra Info" "IFSAC_FSAC_FINISH_REG_LOCATION_PROCESSING" "" "Completed register packing on registers with non-logic cell location assignments" { } { } 1 176274 "Completed register packing on registers with non-logic cell location assignments" 1 0 "Fitter" 0 -1 1668776344405 ""} -{ "Extra Info" "IFSAC_FSAC_REGISTER_PACKING_BEGIN_FAST_REGISTER_INFO" "" "Started Fast Input/Output/OE register processing" { } { } 1 176236 "Started Fast Input/Output/OE register processing" 1 0 "Fitter" 0 -1 1668776344406 ""} -{ "Extra Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_FAST_REGISTER_INFO" "" "Finished Fast Input/Output/OE register processing" { } { } 1 176237 "Finished Fast Input/Output/OE register processing" 1 0 "Fitter" 0 -1 1668776344406 ""} -{ "Extra Info" "IFSAC_FSAC_START_MAC_SCAN_CHAIN_INFERENCING" "" "Start inferring scan chains for DSP blocks" { } { } 1 176238 "Start inferring scan chains for DSP blocks" 1 0 "Fitter" 0 -1 1668776344406 ""} -{ "Extra Info" "IFSAC_FSAC_FINISH_MAC_SCAN_CHAIN_INFERENCING" "" "Inferring scan chains for DSP blocks is complete" { } { } 1 176239 "Inferring scan chains for DSP blocks is complete" 1 0 "Fitter" 0 -1 1668776344406 ""} -{ "Extra Info" "IFSAC_FSAC_START_IO_MULT_RAM_PACKING" "" "Moving registers into I/O cells, Multiplier Blocks, and RAM blocks to improve timing and density" { } { } 1 176248 "Moving registers into I/O cells, Multiplier Blocks, and RAM blocks to improve timing and density" 1 0 "Fitter" 0 -1 1668776344406 ""} -{ "Extra Info" "IFSAC_FSAC_FINISH_IO_MULT_RAM_PACKING" "" "Finished moving registers into I/O cells, Multiplier Blocks, and RAM blocks" { } { } 1 176249 "Finished moving registers into I/O cells, Multiplier Blocks, and RAM blocks" 1 0 "Fitter" 0 -1 1668776344407 ""} -{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_REGPACKING_INFO" "" "Finished register packing" { { "Extra Info" "IFSAC_NO_REGISTERS_WERE_PACKED" "" "No registers were packed into other blocks" { } { } 1 176219 "No registers were packed into other blocks" 0 0 "Design Software" 0 -1 1668776344407 ""} } { } 0 176235 "Finished register packing" 0 0 "Fitter" 0 -1 1668776344407 ""} -{ "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement " "Statistics of I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement" { { "Info" "IFSAC_FSAC_SINGLE_IOC_GROUP_STATISTICS" "21 unused 2.5V 20 1 0 " "Number of I/O pins in group: 21 (unused VREF, 2.5V VCCIO, 20 input, 1 output, 0 bidirectional)" { { "Info" "IFSAC_FSAC_IO_STDS_IN_IOC_GROUP" "2.5 V. " "I/O standards used: 2.5 V." { } { } 0 176212 "I/O standards used: %1!s!" 0 0 "Design Software" 0 -1 1668776344409 ""} } { } 0 176211 "Number of I/O pins in group: %1!d! (%2!s! VREF, %3!s! VCCIO, %4!d! input, %5!d! output, %6!d! bidirectional)" 0 0 "Design Software" 0 -1 1668776344409 ""} } { } 0 176214 "Statistics of %1!s!" 0 0 "Fitter" 0 -1 1668776344409 ""} -{ "Info" "IFSAC_FSAC_IO_STATS_BEFORE_AFTER_PLACEMENT" "before " "I/O bank details before I/O pin placement" { { "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O banks " "Statistics of I/O banks" { { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "1 does not use undetermined 4 7 " "I/O bank number 1 does not use VREF pins and has undetermined VCCIO pins. 4 total pin(s) used -- 7 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668776344410 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "2 does not use undetermined 0 8 " "I/O bank number 2 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 8 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668776344410 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "3 does not use undetermined 0 11 " "I/O bank number 3 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 11 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668776344410 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "4 does not use undetermined 0 14 " "I/O bank number 4 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 14 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668776344410 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "5 does not use undetermined 0 13 " "I/O bank number 5 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 13 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668776344410 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "6 does not use undetermined 1 9 " "I/O bank number 6 does not use VREF pins and has undetermined VCCIO pins. 1 total pin(s) used -- 9 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668776344410 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "7 does not use undetermined 0 13 " "I/O bank number 7 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 13 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668776344410 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "8 does not use undetermined 0 12 " "I/O bank number 8 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 12 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1668776344410 ""} } { } 0 176214 "Statistics of %1!s!" 0 0 "Design Software" 0 -1 1668776344410 ""} } { } 0 176215 "I/O bank details %1!s! I/O pin placement" 0 0 "Fitter" 0 -1 1668776344410 ""} -{ "Info" "IFITCC_FITTER_PREPARATION_END" "00:00:01 " "Fitter preparation operations ending: elapsed time is 00:00:01" { } { } 0 171121 "Fitter preparation operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1668776344427 ""} -{ "Info" "IVPR20K_VPR_FAMILY_APL_ERROR" "" "Fitter has disabled Advanced Physical Optimization because it is not supported for the current family." { } { } 0 14896 "Fitter has disabled Advanced Physical Optimization because it is not supported for the current family." 0 0 "Fitter" 0 -1 1668776344431 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_START" "" "Fitter placement preparation operations beginning" { } { } 0 170189 "Fitter placement preparation operations beginning" 0 0 "Fitter" 0 -1 1668776345119 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_END" "00:00:00 " "Fitter placement preparation operations ending: elapsed time is 00:00:00" { } { } 0 170190 "Fitter placement preparation operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1668776345154 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_START" "" "Fitter placement operations beginning" { } { } 0 170191 "Fitter placement operations beginning" 0 0 "Fitter" 0 -1 1668776345174 ""} -{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Fitter placement was successful" { } { } 0 170137 "Fitter placement was successful" 0 0 "Fitter" 0 -1 1668776345310 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "00:00:00 " "Fitter placement operations ending: elapsed time is 00:00:00" { } { } 0 170192 "Fitter placement operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1668776345310 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Fitter routing operations beginning" { } { } 0 170193 "Fitter routing operations beginning" 0 0 "Fitter" 0 -1 1668776345619 ""} -{ "Info" "IFITAPI_FITAPI_VPR_PERCENT_ROUTING_RESOURCE_USAGE" "0 " "Router estimated average interconnect usage is 0% of the available device resources" { { "Info" "IFITAPI_FITAPI_VPR_PEAK_ROUTING_REGION" "0 X23_Y0 X34_Y11 " "Router estimated peak interconnect usage is 0% of the available device resources in the region that extends from location X23_Y0 to location X34_Y11" { } { { "loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 1 { 0 "Router estimated peak interconnect usage is 0% of the available device resources in the region that extends from location X23_Y0 to location X34_Y11"} { { 12 { 0 ""} 23 0 12 12 } } } } } } } 0 170196 "Router estimated peak interconnect usage is %1!d!%% of the available device resources in the region that extends from location %2!s! to location %3!s!" 0 0 "Design Software" 0 -1 1668776346270 ""} } { } 0 170195 "Router estimated average interconnect usage is %1!d!%% of the available device resources" 0 0 "Fitter" 0 -1 1668776346270 ""} -{ "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED" "" "The Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." { { "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED_FOR_ROUTABILITY" "" "Optimizations that may affect the design's routability were skipped" { } { } 0 170201 "Optimizations that may affect the design's routability were skipped" 0 0 "Design Software" 0 -1 1668776346316 ""} { "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED_FOR_TIMING" "" "Optimizations that may affect the design's timing were skipped" { } { } 0 170200 "Optimizations that may affect the design's timing were skipped" 0 0 "Design Software" 0 -1 1668776346316 ""} } { } 0 170199 "The Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." 0 0 "Fitter" 0 -1 1668776346316 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:00 " "Fitter routing operations ending: elapsed time is 00:00:00" { } { } 0 170194 "Fitter routing operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1668776346319 ""} -{ "Info" "IVPR20K_VPR_TIMING_ANALYSIS_TIME" "the Fitter 0.02 " "Total time spent on timing analysis during the Fitter is 0.02 seconds." { } { } 0 11888 "Total time spent on timing analysis during %1!s! is %2!s! seconds." 0 0 "Fitter" 0 -1 1668776346512 ""} -{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Fitter" 0 -1 1668776346519 ""} -{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Fitter" 0 -1 1668776346773 ""} -{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Fitter" 0 -1 1668776346773 ""} -{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Fitter" 0 -1 1668776347371 ""} -{ "Info" "IFITCC_FITTER_POST_OPERATION_END" "00:00:01 " "Fitter post-fit operations ending: elapsed time is 00:00:01" { } { } 0 11218 "Fitter post-fit operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1668776347999 ""} -{ "Info" "IRDB_WROTE_SUPPRESSED_MSGS" "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.fit.smsg " "Generated suppressed messages file /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.fit.smsg" { } { } 0 144001 "Generated suppressed messages file %1!s!" 0 0 "Fitter" 0 -1 1668776348424 ""} -{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 6 s Quartus Prime " "Quartus Prime Fitter was successful. 0 errors, 6 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "941 " "Peak virtual memory: 941 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1668776348716 ""} { "Info" "IQEXE_END_BANNER_TIME" "Fri Nov 18 12:59:08 2022 " "Processing ended: Fri Nov 18 12:59:08 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1668776348716 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:06 " "Elapsed time: 00:00:06" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1668776348716 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:07 " "Total CPU time (on all processors): 00:00:07" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1668776348716 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Fitter" 0 -1 1668776348716 ""} -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Fitter" 0 -1 1668776350146 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "Assembler Quartus Prime " "Running Quartus Prime Assembler" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1668776350146 ""} { "Info" "IQEXE_START_BANNER_TIME" "Fri Nov 18 12:59:09 2022 " "Processing started: Fri Nov 18 12:59:09 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1668776350146 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Assembler" 0 -1 1668776350146 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_asm --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo " "Command: quartus_asm --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Assembler" 0 -1 1668776350146 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Assembler" 0 -1 1668776350425 ""} -{ "Info" "IASM_ASM_GENERATING_POWER_DATA" "" "Writing out detailed assembly data for power analysis" { } { } 0 115031 "Writing out detailed assembly data for power analysis" 0 0 "Assembler" 0 -1 1668776350940 ""} -{ "Info" "IASM_ASM_GENERATING_PROGRAMMING_FILES" "" "Assembler is generating device programming files" { } { } 0 115030 "Assembler is generating device programming files" 0 0 "Assembler" 0 -1 1668776350962 ""} -{ "Info" "IQEXE_ERROR_COUNT" "Assembler 0 s 1 Quartus Prime " "Quartus Prime Assembler was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "353 " "Peak virtual memory: 353 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1668776351107 ""} { "Info" "IQEXE_END_BANNER_TIME" "Fri Nov 18 12:59:11 2022 " "Processing ended: Fri Nov 18 12:59:11 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1668776351107 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:02 " "Elapsed time: 00:00:02" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1668776351107 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:01 " "Total CPU time (on all processors): 00:00:01" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1668776351107 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Assembler" 0 -1 1668776351107 ""} -{ "Info" "IFLOW_DISABLED_MODULE" "Power Analyzer FLOW_ENABLE_POWER_ANALYZER " "Skipped module Power Analyzer due to the assignment FLOW_ENABLE_POWER_ANALYZER" { } { } 0 293026 "Skipped module %1!s! due to the assignment %2!s!" 0 0 "Assembler" 0 -1 1668776351288 ""} -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Assembler" 0 -1 1668776352377 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "Timing Analyzer Quartus Prime " "Running Quartus Prime Timing Analyzer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1668776352378 ""} { "Info" "IQEXE_START_BANNER_TIME" "Fri Nov 18 12:59:12 2022 " "Processing started: Fri Nov 18 12:59:12 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1668776352378 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Timing Analyzer" 0 -1 1668776352378 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_sta MuxDemo -c MuxDemo " "Command: quartus_sta MuxDemo -c MuxDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Timing Analyzer" 0 -1 1668776352378 ""} -{ "Info" "0" "" "qsta_default_script.tcl version: #1" { } { } 0 0 "qsta_default_script.tcl version: #1" 0 0 "Timing Analyzer" 0 0 1668776352440 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Timing Analyzer" 0 -1 1668776352557 ""} -{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Timing Analyzer" 0 -1 1668776352557 ""} -{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "High junction temperature 85 " "High junction temperature operating condition is not set. Assuming a default value of '85'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Timing Analyzer" 0 -1 1668776352663 ""} -{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "Low junction temperature 0 " "Low junction temperature operating condition is not set. Assuming a default value of '0'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Timing Analyzer" 0 -1 1668776352663 ""} -{ "Critical Warning" "WSTA_SDC_NOT_FOUND" "MuxDemo.sdc " "Synopsys Design Constraints File file not found: 'MuxDemo.sdc'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." { } { } 1 332012 "Synopsys Design Constraints File file not found: '%1!s!'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." 0 0 "Timing Analyzer" 0 -1 1668776352941 ""} -{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1668776352942 ""} -{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1668776352942 ""} -{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1668776352943 ""} -{ "Info" "ISTA_NO_CLOCK_UNCERTAINTY_FOUND_DERIVING" "\"derive_clock_uncertainty\" " "No user constrained clock uncertainty found in the design. Calling \"derive_clock_uncertainty\"" { } { } 0 332143 "No user constrained clock uncertainty found in the design. Calling %1!s!" 0 0 "Timing Analyzer" 0 -1 1668776352943 ""} -{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1668776352943 ""} -{ "Info" "0" "" "Found TIMING_ANALYZER_REPORT_SCRIPT_INCLUDE_DEFAULT_ANALYSIS = ON" { } { } 0 0 "Found TIMING_ANALYZER_REPORT_SCRIPT_INCLUDE_DEFAULT_ANALYSIS = ON" 0 0 "Timing Analyzer" 0 0 1668776352944 ""} -{ "Info" "ISTA_NO_CLOCKS_TO_REPORT" "" "No clocks to report" { } { } 0 332159 "No clocks to report" 0 0 "Timing Analyzer" 0 -1 1668776352949 ""} -{ "Info" "0" "" "Analyzing Slow 1200mV 85C Model" { } { } 0 0 "Analyzing Slow 1200mV 85C Model" 0 0 "Timing Analyzer" 0 0 1668776352949 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "fmax " "No fmax paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668776352951 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668776352955 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668776352956 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668776352956 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668776352957 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668776352958 ""} -{ "Info" "0" "" "Analyzing Slow 1200mV 0C Model" { } { } 0 0 "Analyzing Slow 1200mV 0C Model" 0 0 "Timing Analyzer" 0 0 1668776352962 ""} -{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Timing Analyzer" 0 -1 1668776352997 ""} -{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Timing Analyzer" 0 -1 1668776353596 ""} -{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1668776353628 ""} -{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1668776353628 ""} -{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1668776353629 ""} -{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1668776353629 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "fmax " "No fmax paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668776353630 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668776353631 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668776353632 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668776353633 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668776353634 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668776353635 ""} -{ "Info" "0" "" "Analyzing Fast 1200mV 0C Model" { } { } 0 0 "Analyzing Fast 1200mV 0C Model" 0 0 "Timing Analyzer" 0 0 1668776353638 ""} -{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1668776353742 ""} -{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1668776353742 ""} -{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1668776353743 ""} -{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1668776353743 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668776353744 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668776353745 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668776353746 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668776353747 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1668776353748 ""} -{ "Info" "ISTA_UCP_NOT_CONSTRAINED" "setup " "Design is not fully constrained for setup requirements" { } { } 0 332102 "Design is not fully constrained for %1!s! requirements" 0 0 "Timing Analyzer" 0 -1 1668776354331 ""} -{ "Info" "ISTA_UCP_NOT_CONSTRAINED" "hold " "Design is not fully constrained for hold requirements" { } { } 0 332102 "Design is not fully constrained for %1!s! requirements" 0 0 "Timing Analyzer" 0 -1 1668776354332 ""} -{ "Info" "IQEXE_ERROR_COUNT" "Timing Analyzer 0 s 5 s Quartus Prime " "Quartus Prime Timing Analyzer was successful. 0 errors, 5 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "465 " "Peak virtual memory: 465 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1668776354353 ""} { "Info" "IQEXE_END_BANNER_TIME" "Fri Nov 18 12:59:14 2022 " "Processing ended: Fri Nov 18 12:59:14 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1668776354353 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:02 " "Elapsed time: 00:00:02" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1668776354353 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:02 " "Total CPU time (on all processors): 00:00:02" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1668776354353 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Timing Analyzer" 0 -1 1668776354353 ""} -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Timing Analyzer" 0 -1 1668776355651 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "EDA Netlist Writer Quartus Prime " "Running Quartus Prime EDA Netlist Writer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1668776355651 ""} { "Info" "IQEXE_START_BANNER_TIME" "Fri Nov 18 12:59:15 2022 " "Processing started: Fri Nov 18 12:59:15 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1668776355651 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "EDA Netlist Writer" 0 -1 1668776355651 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_eda --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo " "Command: quartus_eda --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo" { } { } 0 0 "Command: %1!s!" 0 0 "EDA Netlist Writer" 0 -1 1668776355651 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "EDA Netlist Writer" 0 -1 1668776356011 ""} -{ "Info" "IWSC_DONE_HDL_GENERATION" "MuxDemo.vo /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/modelsim/ simulation " "Generated file MuxDemo.vo in folder \"/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/modelsim/\" for EDA simulation tool" { } { } 0 204019 "Generated file %1!s! in folder \"%2!s!\" for EDA %3!s! tool" 0 0 "EDA Netlist Writer" 0 -1 1668776356081 ""} -{ "Info" "IQEXE_ERROR_COUNT" "EDA Netlist Writer 0 s 1 Quartus Prime " "Quartus Prime EDA Netlist Writer was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "603 " "Peak virtual memory: 603 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1668776356099 ""} { "Info" "IQEXE_END_BANNER_TIME" "Fri Nov 18 12:59:16 2022 " "Processing ended: Fri Nov 18 12:59:16 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1668776356099 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:01 " "Elapsed time: 00:00:01" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1668776356099 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:01 " "Total CPU time (on all processors): 00:00:01" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1668776356099 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "EDA Netlist Writer" 0 -1 1668776356099 ""} -{ "Info" "IFLOW_ERROR_COUNT" "Full Compilation 0 s 15 s " "Quartus Prime Full Compilation was successful. 0 errors, 15 warnings" { } { } 0 293000 "Quartus Prime %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "EDA Netlist Writer" 0 -1 1668776356265 ""} +{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1674689835773 ""} +{ "Info" "IQEXE_START_BANNER_PRODUCT" "Analysis & Synthesis Quartus Prime " "Running Quartus Prime Analysis & Synthesis" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674689835773 ""} { "Info" "IQEXE_START_BANNER_TIME" "Wed Jan 25 23:37:15 2023 " "Processing started: Wed Jan 25 23:37:15 2023" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1674689835773 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1674689835773 ""} +{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_map --read_settings_files=on --write_settings_files=off MuxDemo -c MuxDemo " "Command: quartus_map --read_settings_files=on --write_settings_files=off MuxDemo -c MuxDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1674689835773 ""} +{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Analysis & Synthesis" 0 -1 1674689835865 ""} +{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Analysis & Synthesis" 0 -1 1674689835866 ""} +{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "Mux16_1.bdf 1 1 " "Found 1 design units, including 1 entities, in source file Mux16_1.bdf" { { "Info" "ISGN_ENTITY_NAME" "1 Mux16_1 " "Found entity 1: Mux16_1" { } { { "Mux16_1.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Mux16_1.bdf" { } } } } 0 12023 "Found entity %1!d!: %2!s!" 0 0 "Design Software" 0 -1 1674689840766 ""} } { } 0 12021 "Found %2!llu! design units, including %3!llu! entities, in source file %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1674689840766 ""} +{ "Info" "ISGN_START_ELABORATION_TOP" "Mux16_1 " "Elaborating entity \"Mux16_1\" for the top level hierarchy" { } { } 0 12127 "Elaborating entity \"%1!s!\" for the top level hierarchy" 0 0 "Analysis & Synthesis" 0 -1 1674689840791 ""} +{ "Warning" "WSGN_SEARCH_FILE" "Mux2_1.bdf 1 1 " "Using design file Mux2_1.bdf, which is not specified as a design file for the current project, but contains definitions for 1 design units and 1 entities in project" { { "Info" "ISGN_ENTITY_NAME" "1 Mux2_1 " "Found entity 1: Mux2_1" { } { { "Mux2_1.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Mux2_1.bdf" { } } } } 0 12023 "Found entity %1!d!: %2!s!" 0 0 "Design Software" 0 -1 1674689840792 ""} } { } 0 12125 "Using design file %1!s!, which is not specified as a design file for the current project, but contains definitions for %2!llu! design units and %3!llu! entities in project" 0 0 "Analysis & Synthesis" 0 -1 1674689840792 ""} +{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "Mux2_1 Mux2_1:inst14 " "Elaborating entity \"Mux2_1\" for hierarchy \"Mux2_1:inst14\"" { } { { "Mux16_1.bdf" "inst14" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Mux16_1.bdf" { { 328 688 784 424 "inst14" "" } } } } } 0 12128 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0 "Analysis & Synthesis" 0 -1 1674689840793 ""} +{ "Info" "ISUTIL_TIMING_DRIVEN_SYNTHESIS_RUNNING" "" "Timing-Driven Synthesis is running" { } { } 0 286030 "Timing-Driven Synthesis is running" 0 0 "Analysis & Synthesis" 0 -1 1674689841743 ""} +{ "Info" "IBPM_HARD_BLOCK_PARTITION_CREATED" "hard_block:auto_generated_inst " "Generating hard_block partition \"hard_block:auto_generated_inst\"" { { "Info" "IBPM_HARD_BLOCK_PARTITION_NODE" "0 0 0 0 0 " "Adding 0 node(s), including 0 DDIO, 0 PLL, 0 transceiver and 0 LCELL" { } { } 0 16011 "Adding %1!d! node(s), including %2!d! DDIO, %3!d! PLL, %4!d! transceiver and %5!d! LCELL" 0 0 "Design Software" 0 -1 1674689842018 ""} } { } 0 16010 "Generating hard_block partition \"%1!s!\"" 0 0 "Analysis & Synthesis" 0 -1 1674689842018 ""} +{ "Info" "ICUT_CUT_TM_SUMMARY" "31 " "Implemented 31 device resources after synthesis - the final resource count might be different" { { "Info" "ICUT_CUT_TM_IPINS" "20 " "Implemented 20 input pins" { } { } 0 21058 "Implemented %1!d! input pins" 0 0 "Design Software" 0 -1 1674689842037 ""} { "Info" "ICUT_CUT_TM_OPINS" "1 " "Implemented 1 output pins" { } { } 0 21059 "Implemented %1!d! output pins" 0 0 "Design Software" 0 -1 1674689842037 ""} { "Info" "ICUT_CUT_TM_LCELLS" "10 " "Implemented 10 logic cells" { } { } 0 21061 "Implemented %1!d! logic cells" 0 0 "Design Software" 0 -1 1674689842037 ""} } { } 0 21057 "Implemented %1!d! device resources after synthesis - the final resource count might be different" 0 0 "Analysis & Synthesis" 0 -1 1674689842037 ""} +{ "Info" "IQEXE_ERROR_COUNT" "Analysis & Synthesis 0 s 2 s Quartus Prime " "Quartus Prime Analysis & Synthesis was successful. 0 errors, 2 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "400 " "Peak virtual memory: 400 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1674689842042 ""} { "Info" "IQEXE_END_BANNER_TIME" "Wed Jan 25 23:37:22 2023 " "Processing ended: Wed Jan 25 23:37:22 2023" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1674689842042 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:07 " "Elapsed time: 00:00:07" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1674689842042 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:15 " "Total CPU time (on all processors): 00:00:15" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1674689842042 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Analysis & Synthesis" 0 -1 1674689842042 ""} +{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Analysis & Synthesis" 0 -1 1674689842602 ""} +{ "Info" "IQEXE_START_BANNER_PRODUCT" "Fitter Quartus Prime " "Running Quartus Prime Fitter" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674689842602 ""} { "Info" "IQEXE_START_BANNER_TIME" "Wed Jan 25 23:37:22 2023 " "Processing started: Wed Jan 25 23:37:22 2023" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1674689842602 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Fitter" 0 -1 1674689842602 ""} +{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_fit --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo " "Command: quartus_fit --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Fitter" 0 -1 1674689842602 ""} +{ "Info" "0" "" "qfit2_default_script.tcl version: #1" { } { } 0 0 "qfit2_default_script.tcl version: #1" 0 0 "Fitter" 0 0 1674689842622 ""} +{ "Info" "0" "" "Project = MuxDemo" { } { } 0 0 "Project = MuxDemo" 0 0 "Fitter" 0 0 1674689842623 ""} +{ "Info" "0" "" "Revision = MuxDemo" { } { } 0 0 "Revision = MuxDemo" 0 0 "Fitter" 0 0 1674689842623 ""} +{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Fitter" 0 -1 1674689842651 ""} +{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Fitter" 0 -1 1674689842651 ""} +{ "Info" "IMPP_MPP_AUTO_ASSIGNED_DEVICE" "MuxDemo EP4CE6E22C6 " "Automatically selected device EP4CE6E22C6 for design MuxDemo" { } { } 0 119004 "Automatically selected device %2!s! for design %1!s!" 0 0 "Fitter" 0 -1 1674689842740 ""} +{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "High junction temperature 85 " "High junction temperature operating condition is not set. Assuming a default value of '85'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Fitter" 0 -1 1674689842783 ""} +{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "Low junction temperature 0 " "Low junction temperature operating condition is not set. Assuming a default value of '0'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Fitter" 0 -1 1674689842783 ""} +{ "Info" "IFITCC_FITCC_INFO_AUTO_FIT_COMPILATION_ON" "" "Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time" { } { } 0 171003 "Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time" 0 0 "Fitter" 0 -1 1674689842852 ""} +{ "Warning" "WCPT_FEATURE_DISABLED_POST" "LogicLock " "Feature LogicLock is only available with a valid subscription license. You can purchase a software subscription to gain full access to this feature." { } { } 0 292013 "Feature %1!s! is only available with a valid subscription license. You can purchase a software subscription to gain full access to this feature." 0 0 "Fitter" 0 -1 1674689842856 ""} +{ "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED" "" "Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices" { { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP4CE10E22C6 " "Device EP4CE10E22C6 is compatible" { } { } 2 176445 "Device %1!s! is compatible" 0 0 "Design Software" 0 -1 1674689842885 ""} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP4CE15E22C6 " "Device EP4CE15E22C6 is compatible" { } { } 2 176445 "Device %1!s! is compatible" 0 0 "Design Software" 0 -1 1674689842885 ""} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP4CE22E22C6 " "Device EP4CE22E22C6 is compatible" { } { } 2 176445 "Device %1!s! is compatible" 0 0 "Design Software" 0 -1 1674689842885 ""} } { } 2 176444 "Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices" 0 0 "Fitter" 0 -1 1674689842885 ""} +{ "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION" "5 " "Fitter converted 5 user pins into dedicated programming pins" { { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_ASDO_DATA1~ 6 " "Pin ~ALTERA_ASDO_DATA1~ is reserved at location 6" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_ASDO_DATA1~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 0 { 0 ""} 0 75 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1674689842886 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_FLASH_nCE_nCSO~ 8 " "Pin ~ALTERA_FLASH_nCE_nCSO~ is reserved at location 8" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_FLASH_nCE_nCSO~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 0 { 0 ""} 0 77 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1674689842886 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_DCLK~ 12 " "Pin ~ALTERA_DCLK~ is reserved at location 12" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_DCLK~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 0 { 0 ""} 0 79 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1674689842886 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_DATA0~ 13 " "Pin ~ALTERA_DATA0~ is reserved at location 13" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_DATA0~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 0 { 0 ""} 0 81 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1674689842886 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_nCEO~ 101 " "Pin ~ALTERA_nCEO~ is reserved at location 101" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_nCEO~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 0 { 0 ""} 0 83 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1674689842886 ""} } { } 0 169124 "Fitter converted %1!d! user pins into dedicated programming pins" 0 0 "Fitter" 0 -1 1674689842886 ""} +{ "Warning" "WCUT_CUT_ATOM_PINS_WITH_INCOMPLETE_IO_ASSIGNMENTS" "" "Some pins have incomplete I/O assignments. Refer to the I/O Assignment Warnings report for details" { } { } 0 15714 "Some pins have incomplete I/O assignments. Refer to the I/O Assignment Warnings report for details" 0 0 "Fitter" 0 -1 1674689842888 ""} +{ "Critical Warning" "WFIOMGR_PINS_MISSING_LOCATION_INFO" "21 21 " "No exact pin location assignment(s) for 21 pins of 21 total pins. For the list of pins please refer to the I/O Assignment Warnings table in the fitter report." { } { } 1 169085 "No exact pin location assignment(s) for %1!d! pins of %2!d! total pins. For the list of pins please refer to the I/O Assignment Warnings table in the fitter report." 0 0 "Fitter" 0 -1 1674689843095 ""} +{ "Critical Warning" "WSTA_SDC_NOT_FOUND" "MuxDemo.sdc " "Synopsys Design Constraints File file not found: 'MuxDemo.sdc'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." { } { } 1 332012 "Synopsys Design Constraints File file not found: '%1!s!'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." 0 0 "Fitter" 0 -1 1674689843158 ""} +{ "Info" "ISTA_NO_CLOCK_FOUND_NO_DERIVING_MSG" "base clocks " "No user constrained base clocks found in the design" { } { } 0 332144 "No user constrained %1!s! found in the design" 0 0 "Fitter" 0 -1 1674689843159 ""} +{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Fitter" 0 -1 1674689843159 ""} +{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Fitter" 0 -1 1674689843159 ""} +{ "Info" "ISTA_NO_CLOCK_UNCERTAINTY_FOUND_DERIVING" "\"derive_clock_uncertainty\" " "No user constrained clock uncertainty found in the design. Calling \"derive_clock_uncertainty\"" { } { } 0 332143 "No user constrained clock uncertainty found in the design. Calling %1!s!" 0 0 "Fitter" 0 -1 1674689843160 ""} +{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Fitter" 0 -1 1674689843160 ""} +{ "Info" "ISTA_TDC_NO_DEFAULT_OPTIMIZATION_GOALS" "" "Timing requirements not specified -- quality metrics such as performance may be sacrificed to reduce compilation time." { } { } 0 332130 "Timing requirements not specified -- quality metrics such as performance may be sacrificed to reduce compilation time." 0 0 "Fitter" 0 -1 1674689843160 ""} +{ "Info" "IFSAC_FSAC_REGISTER_PACKING_START_REGPACKING_INFO" "" "Starting register packing" { } { } 0 176233 "Starting register packing" 0 0 "Fitter" 0 -1 1674689843162 ""} +{ "Extra Info" "IFSAC_FSAC_START_REG_LOCATION_PROCESSING" "" "Performing register packing on registers with non-logic cell location assignments" { } { } 1 176273 "Performing register packing on registers with non-logic cell location assignments" 1 0 "Fitter" 0 -1 1674689843162 ""} +{ "Extra Info" "IFSAC_FSAC_FINISH_REG_LOCATION_PROCESSING" "" "Completed register packing on registers with non-logic cell location assignments" { } { } 1 176274 "Completed register packing on registers with non-logic cell location assignments" 1 0 "Fitter" 0 -1 1674689843162 ""} +{ "Extra Info" "IFSAC_FSAC_REGISTER_PACKING_BEGIN_FAST_REGISTER_INFO" "" "Started Fast Input/Output/OE register processing" { } { } 1 176236 "Started Fast Input/Output/OE register processing" 1 0 "Fitter" 0 -1 1674689843163 ""} +{ "Extra Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_FAST_REGISTER_INFO" "" "Finished Fast Input/Output/OE register processing" { } { } 1 176237 "Finished Fast Input/Output/OE register processing" 1 0 "Fitter" 0 -1 1674689843163 ""} +{ "Extra Info" "IFSAC_FSAC_START_MAC_SCAN_CHAIN_INFERENCING" "" "Start inferring scan chains for DSP blocks" { } { } 1 176238 "Start inferring scan chains for DSP blocks" 1 0 "Fitter" 0 -1 1674689843163 ""} +{ "Extra Info" "IFSAC_FSAC_FINISH_MAC_SCAN_CHAIN_INFERENCING" "" "Inferring scan chains for DSP blocks is complete" { } { } 1 176239 "Inferring scan chains for DSP blocks is complete" 1 0 "Fitter" 0 -1 1674689843163 ""} +{ "Extra Info" "IFSAC_FSAC_START_IO_MULT_RAM_PACKING" "" "Moving registers into I/O cells, Multiplier Blocks, and RAM blocks to improve timing and density" { } { } 1 176248 "Moving registers into I/O cells, Multiplier Blocks, and RAM blocks to improve timing and density" 1 0 "Fitter" 0 -1 1674689843163 ""} +{ "Extra Info" "IFSAC_FSAC_FINISH_IO_MULT_RAM_PACKING" "" "Finished moving registers into I/O cells, Multiplier Blocks, and RAM blocks" { } { } 1 176249 "Finished moving registers into I/O cells, Multiplier Blocks, and RAM blocks" 1 0 "Fitter" 0 -1 1674689843163 ""} +{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_REGPACKING_INFO" "" "Finished register packing" { { "Extra Info" "IFSAC_NO_REGISTERS_WERE_PACKED" "" "No registers were packed into other blocks" { } { } 1 176219 "No registers were packed into other blocks" 0 0 "Design Software" 0 -1 1674689843163 ""} } { } 0 176235 "Finished register packing" 0 0 "Fitter" 0 -1 1674689843163 ""} +{ "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement " "Statistics of I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement" { { "Info" "IFSAC_FSAC_SINGLE_IOC_GROUP_STATISTICS" "21 unused 2.5V 20 1 0 " "Number of I/O pins in group: 21 (unused VREF, 2.5V VCCIO, 20 input, 1 output, 0 bidirectional)" { { "Info" "IFSAC_FSAC_IO_STDS_IN_IOC_GROUP" "2.5 V. " "I/O standards used: 2.5 V." { } { } 0 176212 "I/O standards used: %1!s!" 0 0 "Design Software" 0 -1 1674689843164 ""} } { } 0 176211 "Number of I/O pins in group: %1!d! (%2!s! VREF, %3!s! VCCIO, %4!d! input, %5!d! output, %6!d! bidirectional)" 0 0 "Design Software" 0 -1 1674689843164 ""} } { } 0 176214 "Statistics of %1!s!" 0 0 "Fitter" 0 -1 1674689843164 ""} +{ "Info" "IFSAC_FSAC_IO_STATS_BEFORE_AFTER_PLACEMENT" "before " "I/O bank details before I/O pin placement" { { "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O banks " "Statistics of I/O banks" { { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "1 does not use undetermined 4 7 " "I/O bank number 1 does not use VREF pins and has undetermined VCCIO pins. 4 total pin(s) used -- 7 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1674689843164 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "2 does not use undetermined 0 8 " "I/O bank number 2 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 8 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1674689843164 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "3 does not use undetermined 0 11 " "I/O bank number 3 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 11 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1674689843164 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "4 does not use undetermined 0 14 " "I/O bank number 4 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 14 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1674689843164 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "5 does not use undetermined 0 13 " "I/O bank number 5 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 13 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1674689843164 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "6 does not use undetermined 1 9 " "I/O bank number 6 does not use VREF pins and has undetermined VCCIO pins. 1 total pin(s) used -- 9 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1674689843164 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "7 does not use undetermined 0 13 " "I/O bank number 7 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 13 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1674689843164 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "8 does not use undetermined 0 12 " "I/O bank number 8 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 12 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1674689843164 ""} } { } 0 176214 "Statistics of %1!s!" 0 0 "Design Software" 0 -1 1674689843164 ""} } { } 0 176215 "I/O bank details %1!s! I/O pin placement" 0 0 "Fitter" 0 -1 1674689843164 ""} +{ "Info" "IFITCC_FITTER_PREPARATION_END" "00:00:01 " "Fitter preparation operations ending: elapsed time is 00:00:01" { } { } 0 171121 "Fitter preparation operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1674689843170 ""} +{ "Info" "IVPR20K_VPR_FAMILY_APL_ERROR" "" "Fitter has disabled Advanced Physical Optimization because it is not supported for the current family." { } { } 0 14896 "Fitter has disabled Advanced Physical Optimization because it is not supported for the current family." 0 0 "Fitter" 0 -1 1674689843172 ""} +{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_START" "" "Fitter placement preparation operations beginning" { } { } 0 170189 "Fitter placement preparation operations beginning" 0 0 "Fitter" 0 -1 1674689843448 ""} +{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_END" "00:00:00 " "Fitter placement preparation operations ending: elapsed time is 00:00:00" { } { } 0 170190 "Fitter placement preparation operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1674689843460 ""} +{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_START" "" "Fitter placement operations beginning" { } { } 0 170191 "Fitter placement operations beginning" 0 0 "Fitter" 0 -1 1674689843467 ""} +{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Fitter placement was successful" { } { } 0 170137 "Fitter placement was successful" 0 0 "Fitter" 0 -1 1674689843513 ""} +{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "00:00:00 " "Fitter placement operations ending: elapsed time is 00:00:00" { } { } 0 170192 "Fitter placement operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1674689843513 ""} +{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Fitter routing operations beginning" { } { } 0 170193 "Fitter routing operations beginning" 0 0 "Fitter" 0 -1 1674689843626 ""} +{ "Info" "IFITAPI_FITAPI_VPR_PERCENT_ROUTING_RESOURCE_USAGE" "0 " "Router estimated average interconnect usage is 0% of the available device resources" { { "Info" "IFITAPI_FITAPI_VPR_PEAK_ROUTING_REGION" "0 X23_Y0 X34_Y11 " "Router estimated peak interconnect usage is 0% of the available device resources in the region that extends from location X23_Y0 to location X34_Y11" { } { { "loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/" { { 1 { 0 "Router estimated peak interconnect usage is 0% of the available device resources in the region that extends from location X23_Y0 to location X34_Y11"} { { 12 { 0 ""} 23 0 12 12 } } } } } } } 0 170196 "Router estimated peak interconnect usage is %1!d!%% of the available device resources in the region that extends from location %2!s! to location %3!s!" 0 0 "Design Software" 0 -1 1674689843882 ""} } { } 0 170195 "Router estimated average interconnect usage is %1!d!%% of the available device resources" 0 0 "Fitter" 0 -1 1674689843882 ""} +{ "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED" "" "The Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." { { "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED_FOR_ROUTABILITY" "" "Optimizations that may affect the design's routability were skipped" { } { } 0 170201 "Optimizations that may affect the design's routability were skipped" 0 0 "Design Software" 0 -1 1674689843901 ""} { "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED_FOR_TIMING" "" "Optimizations that may affect the design's timing were skipped" { } { } 0 170200 "Optimizations that may affect the design's timing were skipped" 0 0 "Design Software" 0 -1 1674689843901 ""} } { } 0 170199 "The Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." 0 0 "Fitter" 0 -1 1674689843901 ""} +{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:00 " "Fitter routing operations ending: elapsed time is 00:00:00" { } { } 0 170194 "Fitter routing operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1674689843904 ""} +{ "Info" "IVPR20K_VPR_TIMING_ANALYSIS_TIME" "the Fitter 0.01 " "Total time spent on timing analysis during the Fitter is 0.01 seconds." { } { } 0 11888 "Total time spent on timing analysis during %1!s! is %2!s! seconds." 0 0 "Fitter" 0 -1 1674689843975 ""} +{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Fitter" 0 -1 1674689843979 ""} +{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Fitter" 0 -1 1674689844077 ""} +{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Fitter" 0 -1 1674689844077 ""} +{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Fitter" 0 -1 1674689844297 ""} +{ "Info" "IFITCC_FITTER_POST_OPERATION_END" "00:00:01 " "Fitter post-fit operations ending: elapsed time is 00:00:01" { } { } 0 11218 "Fitter post-fit operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1674689844556 ""} +{ "Info" "IRDB_WROTE_SUPPRESSED_MSGS" "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.fit.smsg " "Generated suppressed messages file /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.fit.smsg" { } { } 0 144001 "Generated suppressed messages file %1!s!" 0 0 "Fitter" 0 -1 1674689844748 ""} +{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 6 s Quartus Prime " "Quartus Prime Fitter was successful. 0 errors, 6 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "935 " "Peak virtual memory: 935 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1674689844851 ""} { "Info" "IQEXE_END_BANNER_TIME" "Wed Jan 25 23:37:24 2023 " "Processing ended: Wed Jan 25 23:37:24 2023" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1674689844851 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:02 " "Elapsed time: 00:00:02" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1674689844851 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:03 " "Total CPU time (on all processors): 00:00:03" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1674689844851 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Fitter" 0 -1 1674689844851 ""} +{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Fitter" 0 -1 1674689845373 ""} +{ "Info" "IQEXE_START_BANNER_PRODUCT" "Assembler Quartus Prime " "Running Quartus Prime Assembler" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674689845374 ""} { "Info" "IQEXE_START_BANNER_TIME" "Wed Jan 25 23:37:25 2023 " "Processing started: Wed Jan 25 23:37:25 2023" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1674689845374 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Assembler" 0 -1 1674689845374 ""} +{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_asm --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo " "Command: quartus_asm --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Assembler" 0 -1 1674689845374 ""} +{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Assembler" 0 -1 1674689845483 ""} +{ "Info" "IASM_ASM_GENERATING_POWER_DATA" "" "Writing out detailed assembly data for power analysis" { } { } 0 115031 "Writing out detailed assembly data for power analysis" 0 0 "Assembler" 0 -1 1674689845652 ""} +{ "Info" "IASM_ASM_GENERATING_PROGRAMMING_FILES" "" "Assembler is generating device programming files" { } { } 0 115030 "Assembler is generating device programming files" 0 0 "Assembler" 0 -1 1674689845660 ""} +{ "Info" "IQEXE_ERROR_COUNT" "Assembler 0 s 1 Quartus Prime " "Quartus Prime Assembler was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "353 " "Peak virtual memory: 353 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1674689845710 ""} { "Info" "IQEXE_END_BANNER_TIME" "Wed Jan 25 23:37:25 2023 " "Processing ended: Wed Jan 25 23:37:25 2023" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1674689845710 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:00 " "Elapsed time: 00:00:00" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1674689845710 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:00 " "Total CPU time (on all processors): 00:00:00" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1674689845710 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Assembler" 0 -1 1674689845710 ""} +{ "Info" "IFLOW_DISABLED_MODULE" "Power Analyzer FLOW_ENABLE_POWER_ANALYZER " "Skipped module Power Analyzer due to the assignment FLOW_ENABLE_POWER_ANALYZER" { } { } 0 293026 "Skipped module %1!s! due to the assignment %2!s!" 0 0 "Assembler" 0 -1 1674689845781 ""} +{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Assembler" 0 -1 1674689846176 ""} +{ "Info" "IQEXE_START_BANNER_PRODUCT" "Timing Analyzer Quartus Prime " "Running Quartus Prime Timing Analyzer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674689846176 ""} { "Info" "IQEXE_START_BANNER_TIME" "Wed Jan 25 23:37:26 2023 " "Processing started: Wed Jan 25 23:37:26 2023" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1674689846176 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Timing Analyzer" 0 -1 1674689846176 ""} +{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_sta MuxDemo -c MuxDemo " "Command: quartus_sta MuxDemo -c MuxDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Timing Analyzer" 0 -1 1674689846177 ""} +{ "Info" "0" "" "qsta_default_script.tcl version: #1" { } { } 0 0 "qsta_default_script.tcl version: #1" 0 0 "Timing Analyzer" 0 0 1674689846197 ""} +{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Timing Analyzer" 0 -1 1674689846241 ""} +{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Timing Analyzer" 0 -1 1674689846242 ""} +{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "High junction temperature 85 " "High junction temperature operating condition is not set. Assuming a default value of '85'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Timing Analyzer" 0 -1 1674689846283 ""} +{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "Low junction temperature 0 " "Low junction temperature operating condition is not set. Assuming a default value of '0'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Timing Analyzer" 0 -1 1674689846284 ""} +{ "Critical Warning" "WSTA_SDC_NOT_FOUND" "MuxDemo.sdc " "Synopsys Design Constraints File file not found: 'MuxDemo.sdc'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." { } { } 1 332012 "Synopsys Design Constraints File file not found: '%1!s!'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." 0 0 "Timing Analyzer" 0 -1 1674689846390 ""} +{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1674689846390 ""} +{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1674689846390 ""} +{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1674689846390 ""} +{ "Info" "ISTA_NO_CLOCK_UNCERTAINTY_FOUND_DERIVING" "\"derive_clock_uncertainty\" " "No user constrained clock uncertainty found in the design. Calling \"derive_clock_uncertainty\"" { } { } 0 332143 "No user constrained clock uncertainty found in the design. Calling %1!s!" 0 0 "Timing Analyzer" 0 -1 1674689846390 ""} +{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1674689846390 ""} +{ "Info" "0" "" "Found TIMING_ANALYZER_REPORT_SCRIPT_INCLUDE_DEFAULT_ANALYSIS = ON" { } { } 0 0 "Found TIMING_ANALYZER_REPORT_SCRIPT_INCLUDE_DEFAULT_ANALYSIS = ON" 0 0 "Timing Analyzer" 0 0 1674689846391 ""} +{ "Info" "ISTA_NO_CLOCKS_TO_REPORT" "" "No clocks to report" { } { } 0 332159 "No clocks to report" 0 0 "Timing Analyzer" 0 -1 1674689846392 ""} +{ "Info" "0" "" "Analyzing Slow 1200mV 85C Model" { } { } 0 0 "Analyzing Slow 1200mV 85C Model" 0 0 "Timing Analyzer" 0 0 1674689846392 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "fmax " "No fmax paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674689846393 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674689846394 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674689846395 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674689846395 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674689846395 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674689846396 ""} +{ "Info" "0" "" "Analyzing Slow 1200mV 0C Model" { } { } 0 0 "Analyzing Slow 1200mV 0C Model" 0 0 "Timing Analyzer" 0 0 1674689846397 ""} +{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Timing Analyzer" 0 -1 1674689846412 ""} +{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Timing Analyzer" 0 -1 1674689846626 ""} +{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1674689846638 ""} +{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1674689846639 ""} +{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1674689846639 ""} +{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1674689846639 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "fmax " "No fmax paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674689846639 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674689846640 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674689846640 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674689846640 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674689846640 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674689846641 ""} +{ "Info" "0" "" "Analyzing Fast 1200mV 0C Model" { } { } 0 0 "Analyzing Fast 1200mV 0C Model" 0 0 "Timing Analyzer" 0 0 1674689846642 ""} +{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1674689846680 ""} +{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1674689846680 ""} +{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1674689846680 ""} +{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1674689846680 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674689846681 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674689846681 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674689846682 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674689846682 ""} +{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1674689846682 ""} +{ "Info" "ISTA_UCP_NOT_CONSTRAINED" "setup " "Design is not fully constrained for setup requirements" { } { } 0 332102 "Design is not fully constrained for %1!s! requirements" 0 0 "Timing Analyzer" 0 -1 1674689846895 ""} +{ "Info" "ISTA_UCP_NOT_CONSTRAINED" "hold " "Design is not fully constrained for hold requirements" { } { } 0 332102 "Design is not fully constrained for %1!s! requirements" 0 0 "Timing Analyzer" 0 -1 1674689846895 ""} +{ "Info" "IQEXE_ERROR_COUNT" "Timing Analyzer 0 s 5 s Quartus Prime " "Quartus Prime Timing Analyzer was successful. 0 errors, 5 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "464 " "Peak virtual memory: 464 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1674689846908 ""} { "Info" "IQEXE_END_BANNER_TIME" "Wed Jan 25 23:37:26 2023 " "Processing ended: Wed Jan 25 23:37:26 2023" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1674689846908 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:00 " "Elapsed time: 00:00:00" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1674689846908 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:01 " "Total CPU time (on all processors): 00:00:01" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1674689846908 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Timing Analyzer" 0 -1 1674689846908 ""} +{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Timing Analyzer" 0 -1 1674689847410 ""} +{ "Info" "IQEXE_START_BANNER_PRODUCT" "EDA Netlist Writer Quartus Prime " "Running Quartus Prime EDA Netlist Writer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1674689847411 ""} { "Info" "IQEXE_START_BANNER_TIME" "Wed Jan 25 23:37:27 2023 " "Processing started: Wed Jan 25 23:37:27 2023" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1674689847411 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "EDA Netlist Writer" 0 -1 1674689847411 ""} +{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_eda --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo " "Command: quartus_eda --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo" { } { } 0 0 "Command: %1!s!" 0 0 "EDA Netlist Writer" 0 -1 1674689847411 ""} +{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "EDA Netlist Writer" 0 -1 1674689847561 ""} +{ "Info" "IWSC_DONE_HDL_GENERATION" "MuxDemo.vo /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/modelsim/ simulation " "Generated file MuxDemo.vo in folder \"/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/modelsim/\" for EDA simulation tool" { } { } 0 204019 "Generated file %1!s! in folder \"%2!s!\" for EDA %3!s! tool" 0 0 "EDA Netlist Writer" 0 -1 1674689847596 ""} +{ "Info" "IQEXE_ERROR_COUNT" "EDA Netlist Writer 0 s 1 Quartus Prime " "Quartus Prime EDA Netlist Writer was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "604 " "Peak virtual memory: 604 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1674689847606 ""} { "Info" "IQEXE_END_BANNER_TIME" "Wed Jan 25 23:37:27 2023 " "Processing ended: Wed Jan 25 23:37:27 2023" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1674689847606 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:00 " "Elapsed time: 00:00:00" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1674689847606 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:00 " "Total CPU time (on all processors): 00:00:00" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1674689847606 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "EDA Netlist Writer" 0 -1 1674689847606 ""} +{ "Info" "IFLOW_ERROR_COUNT" "Full Compilation 0 s 15 s " "Quartus Prime Full Compilation was successful. 0 errors, 15 warnings" { } { } 0 293000 "Quartus Prime %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "EDA Netlist Writer" 0 -1 1674689847676 ""} diff --git a/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.cmp.cdb b/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.cmp.cdb index a4f9676..e334c3f 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.cmp.cdb and b/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.cmp.cdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.cmp.hdb b/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.cmp.hdb index 48aeeda..c09fe54 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.cmp.hdb and b/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.cmp.hdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.cmp.rcfdb b/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.cmp.rcfdb index 301e021..832f62b 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.cmp.rcfdb and b/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.cmp.rcfdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.map.cdb b/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.map.cdb index 381e8bc..15c5ce6 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.map.cdb and b/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.map.cdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.map.dpi b/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.map.dpi index f5d7f5d..673854c 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.map.dpi and b/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.map.dpi differ diff --git a/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.map.hbdb.cdb b/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.map.hbdb.cdb index 3ee9d9b..3e2acc5 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.map.hbdb.cdb and b/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.map.hbdb.cdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.map.hbdb.hdb b/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.map.hbdb.hdb index f51526c..33250f1 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.map.hbdb.hdb and b/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.map.hbdb.hdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.map.hdb b/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.map.hdb index 7493ba7..89f6ac4 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.map.hdb and b/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.root_partition.map.hdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.rrp.hdb b/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.rrp.hdb index 17af2ae..0fbb07e 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.rrp.hdb and b/1ano/isd/quartus-projects/MuxDemo/incremental_db/compiled_partitions/MuxDemo.rrp.hdb differ diff --git a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.asm.rpt b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.asm.rpt index 831573b..bfcbd6d 100644 --- a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.asm.rpt +++ b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.asm.rpt @@ -1,5 +1,5 @@ Assembler report for MuxDemo -Thu Dec 1 18:12:51 2022 +Wed Jan 25 23:41:55 2023 Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition @@ -38,7 +38,7 @@ https://fpgasoftware.intel.com/eula. +---------------------------------------------------------------+ ; Assembler Summary ; +-----------------------+---------------------------------------+ -; Assembler Status ; Successful - Thu Dec 1 18:12:51 2022 ; +; Assembler Status ; Successful - Wed Jan 25 23:41:55 2023 ; ; Revision Name ; MuxDemo ; ; Top-level Entity Name ; Mux16_1 ; ; Family ; Cyclone IV E ; @@ -78,15 +78,15 @@ https://fpgasoftware.intel.com/eula. Info: ******************************************************************* Info: Running Quartus Prime Assembler Info: Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - Info: Processing started: Thu Dec 1 18:12:50 2022 + Info: Processing started: Wed Jan 25 23:41:55 2023 Info: Command: quartus_asm --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo Warning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance. Info (115031): Writing out detailed assembly data for power analysis Info (115030): Assembler is generating device programming files Info: Quartus Prime Assembler was successful. 0 errors, 1 warning Info: Peak virtual memory: 353 megabytes - Info: Processing ended: Thu Dec 1 18:12:51 2022 - Info: Elapsed time: 00:00:01 + Info: Processing ended: Wed Jan 25 23:41:55 2023 + Info: Elapsed time: 00:00:00 Info: Total CPU time (on all processors): 00:00:00 diff --git a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.done b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.done index daeba45..ad48799 100644 --- a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.done +++ b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.done @@ -1 +1 @@ -Thu Dec 1 18:12:53 2022 +Wed Jan 25 23:41:57 2023 diff --git a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.eda.rpt b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.eda.rpt index 308b028..1383a25 100644 --- a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.eda.rpt +++ b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.eda.rpt @@ -1,5 +1,5 @@ EDA Netlist Writer report for MuxDemo -Thu Dec 1 18:12:53 2022 +Wed Jan 25 23:43:19 2023 Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition @@ -37,7 +37,7 @@ https://fpgasoftware.intel.com/eula. +-------------------------------------------------------------------+ ; EDA Netlist Writer Summary ; +---------------------------+---------------------------------------+ -; EDA Netlist Writer Status ; Successful - Thu Dec 1 18:12:53 2022 ; +; EDA Netlist Writer Status ; Successful - Wed Jan 25 23:43:19 2023 ; ; Revision Name ; MuxDemo ; ; Top-level Entity Name ; Mux16_1 ; ; Family ; Cyclone IV E ; @@ -45,34 +45,34 @@ https://fpgasoftware.intel.com/eula. +---------------------------+---------------------------------------+ -+-------------------------------------------------------------------------------------------------------------------------------+ -; Simulation Settings ; -+---------------------------------------------------------------------------------------------------+---------------------------+ -; Option ; Setting ; -+---------------------------------------------------------------------------------------------------+---------------------------+ -; Tool Name ; ModelSim-Altera (Verilog) ; -; Generate functional simulation netlist ; On ; -; Truncate long hierarchy paths ; Off ; -; Map illegal HDL characters ; Off ; -; Flatten buses into individual nodes ; Off ; -; Maintain hierarchy ; Off ; -; Bring out device-wide set/reset signals as ports ; Off ; -; Enable glitch filtering ; Off ; -; Do not write top level VHDL entity ; Off ; -; Disable detection of setup and hold time violations in the input registers of bi-directional pins ; Off ; -; Architecture name in VHDL output netlist ; structure ; -; Generate third-party EDA tool command script for RTL functional simulation ; Off ; -; Generate third-party EDA tool command script for gate-level simulation ; Off ; -+---------------------------------------------------------------------------------------------------+---------------------------+ ++----------------------------------------------------------------------------------------------------------------------------+ +; Simulation Settings ; ++---------------------------------------------------------------------------------------------------+------------------------+ +; Option ; Setting ; ++---------------------------------------------------------------------------------------------------+------------------------+ +; Tool Name ; ModelSim-Altera (VHDL) ; +; Generate functional simulation netlist ; On ; +; Truncate long hierarchy paths ; Off ; +; Map illegal HDL characters ; Off ; +; Flatten buses into individual nodes ; Off ; +; Maintain hierarchy ; Off ; +; Bring out device-wide set/reset signals as ports ; Off ; +; Enable glitch filtering ; Off ; +; Do not write top level VHDL entity ; Off ; +; Disable detection of setup and hold time violations in the input registers of bi-directional pins ; Off ; +; Architecture name in VHDL output netlist ; structure ; +; Generate third-party EDA tool command script for RTL functional simulation ; Off ; +; Generate third-party EDA tool command script for gate-level simulation ; Off ; ++---------------------------------------------------------------------------------------------------+------------------------+ -+---------------------------------------------------------------------------------------------------+ -; Simulation Generated Files ; -+---------------------------------------------------------------------------------------------------+ -; Generated Files ; -+---------------------------------------------------------------------------------------------------+ -; /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/modelsim/MuxDemo.vo ; -+---------------------------------------------------------------------------------------------------+ ++-------------------------------------------------------------------------------------------------+ +; Simulation Generated Files ; ++-------------------------------------------------------------------------------------------------+ +; Generated Files ; ++-------------------------------------------------------------------------------------------------+ +; /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/qsim//MuxDemo.vho ; ++-------------------------------------------------------------------------------------------------+ +-----------------------------+ @@ -81,13 +81,27 @@ https://fpgasoftware.intel.com/eula. Info: ******************************************************************* Info: Running Quartus Prime EDA Netlist Writer Info: Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - Info: Processing started: Thu Dec 1 18:12:53 2022 -Info: Command: quartus_eda --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo + Info: Copyright (C) 2020 Intel Corporation. All rights reserved. + Info: Your use of Intel Corporation's design tools, logic functions + Info: and other software and tools, and any partner logic + Info: functions, and any output files from any of the foregoing + Info: (including device programming or simulation files), and any + Info: associated documentation or information are expressly subject + Info: to the terms and conditions of the Intel Program License + Info: Subscription Agreement, the Intel Quartus Prime License Agreement, + Info: the Intel FPGA IP License Agreement, or other applicable license + Info: agreement, including, without limitation, that your use is for + Info: the sole purpose of programming logic devices manufactured by + Info: Intel and sold by Intel or its authorized distributors. Please + Info: refer to the applicable agreement for further details, at + Info: https://fpgasoftware.intel.com/eula. + Info: Processing started: Wed Jan 25 23:43:19 2023 +Info: Command: quartus_eda --write_settings_files=off --simulation=on --functional=on --flatten_buses=off --tool=modelsim_oem --format=vhdl --output_directory=/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/ MuxDemo -c MuxDemo Warning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance. -Info (204019): Generated file MuxDemo.vo in folder "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/modelsim/" for EDA simulation tool +Info (204019): Generated file MuxDemo.vho in folder "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/qsim//" for EDA simulation tool Info: Quartus Prime EDA Netlist Writer was successful. 0 errors, 1 warning - Info: Peak virtual memory: 604 megabytes - Info: Processing ended: Thu Dec 1 18:12:53 2022 + Info: Peak virtual memory: 603 megabytes + Info: Processing ended: Wed Jan 25 23:43:19 2023 Info: Elapsed time: 00:00:00 Info: Total CPU time (on all processors): 00:00:00 diff --git a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.fit.rpt b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.fit.rpt index 5c35021..e3adce9 100644 --- a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.fit.rpt +++ b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.fit.rpt @@ -1,5 +1,5 @@ Fitter report for MuxDemo -Thu Dec 1 18:12:50 2022 +Wed Jan 25 23:41:55 2023 Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition @@ -63,7 +63,7 @@ https://fpgasoftware.intel.com/eula. +----------------------------------------------------------------------------------+ ; Fitter Summary ; +------------------------------------+---------------------------------------------+ -; Fitter Status ; Successful - Thu Dec 1 18:12:50 2022 ; +; Fitter Status ; Successful - Wed Jan 25 23:41:55 2023 ; ; Quartus Prime Version ; 20.1.1 Build 720 11/11/2020 SJ Lite Edition ; ; Revision Name ; MuxDemo ; ; Top-level Entity Name ; Mux16_1 ; @@ -147,12 +147,12 @@ https://fpgasoftware.intel.com/eula. ; Number detected on machine ; 8 ; ; Maximum allowed ; 4 ; ; ; ; -; Average used ; 1.01 ; +; Average used ; 1.00 ; ; Maximum used ; 4 ; ; ; ; ; Usage by Processor ; % Time Used ; ; Processor 1 ; 100.0% ; -; Processors 2-4 ; 0.2% ; +; Processors 2-4 ; 0.1% ; +----------------------------+-------------+ @@ -325,6 +325,7 @@ The pin-out file can be found in /home/tiagorg/repos/uaveiro-leci/1ano/isd/quart ; Name ; Pin # ; I/O Bank ; X coordinate ; Y coordinate ; Z coordinate ; Combinational Fan-Out ; Registered Fan-Out ; Global ; Input Register ; Power Up High ; PCI I/O Enabled ; Bus Hold ; Weak Pull Up ; I/O Standard ; Termination Control Block ; Location assigned by ; Slew Rate ; +------+-------+----------+--------------+--------------+--------------+-----------------------+--------------------+--------+----------------+---------------+-----------------+----------+--------------+--------------+---------------------------+----------------------+-----------+ ; I0 ; 91 ; 6 ; 34 ; 12 ; 0 ; 1 ; 0 ; no ; no ; no ; yes ; no ; Off ; 2.5 V ; -- ; Fitter ; no ; +; I1 ; 90 ; 6 ; 34 ; 12 ; 7 ; 1 ; 0 ; no ; no ; no ; yes ; no ; Off ; 2.5 V ; -- ; Fitter ; no ; ; I10 ; 46 ; 3 ; 7 ; 0 ; 0 ; 1 ; 0 ; no ; no ; no ; yes ; no ; Off ; 2.5 V ; -- ; Fitter ; no ; ; I11 ; 87 ; 5 ; 34 ; 10 ; 7 ; 1 ; 0 ; no ; no ; no ; yes ; no ; Off ; 2.5 V ; -- ; Fitter ; no ; ; I12 ; 83 ; 5 ; 34 ; 9 ; 21 ; 1 ; 0 ; no ; no ; no ; yes ; no ; Off ; 2.5 V ; -- ; Fitter ; no ; @@ -343,17 +344,16 @@ The pin-out file can be found in /home/tiagorg/repos/uaveiro-leci/1ano/isd/quart ; Sel2 ; 80 ; 5 ; 34 ; 7 ; 7 ; 6 ; 0 ; no ; no ; no ; yes ; no ; Off ; 2.5 V ; -- ; Fitter ; no ; ; Sel3 ; 89 ; 5 ; 34 ; 12 ; 14 ; 1 ; 0 ; no ; no ; no ; yes ; no ; Off ; 2.5 V ; -- ; Fitter ; no ; ; Sel4 ; 121 ; 7 ; 23 ; 24 ; 14 ; 2 ; 0 ; no ; no ; no ; yes ; no ; Off ; 2.5 V ; -- ; Fitter ; no ; -; ze ; 90 ; 6 ; 34 ; 12 ; 7 ; 1 ; 0 ; no ; no ; no ; yes ; no ; Off ; 2.5 V ; -- ; Fitter ; no ; +------+-------+----------+--------------+--------------+--------------+-----------------------+--------------------+--------+----------------+---------------+-----------------+----------+--------------+--------------+---------------------------+----------------------+-----------+ -+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Output Pins ; -+-----------+-------+----------+--------------+--------------+--------------+-----------------+------------------------+---------------+-----------+-----------------+------------+---------------+----------+--------------+--------------+------------------+-----------------------------------+---------------------------+----------------------------+-----------------------------+----------------------+----------------------+---------------------+ -; Name ; Pin # ; I/O Bank ; X coordinate ; Y coordinate ; Z coordinate ; Output Register ; Output Enable Register ; Power Up High ; Slew Rate ; PCI I/O Enabled ; Open Drain ; TRI Primitive ; Bus Hold ; Weak Pull Up ; I/O Standard ; Current Strength ; Termination ; Termination Control Block ; Output Buffer Pre-emphasis ; Voltage Output Differential ; Location assigned by ; Output Enable Source ; Output Enable Group ; -+-----------+-------+----------+--------------+--------------+--------------+-----------------+------------------------+---------------+-----------+-----------------+------------+---------------+----------+--------------+--------------+------------------+-----------------------------------+---------------------------+----------------------------+-----------------------------+----------------------+----------------------+---------------------+ -; pin_name1 ; 76 ; 5 ; 34 ; 4 ; 21 ; no ; no ; no ; 2 ; no ; no ; no ; no ; Off ; 2.5 V ; Default ; Series 50 Ohm without Calibration ; -- ; no ; no ; Fitter ; - ; - ; -+-----------+-------+----------+--------------+--------------+--------------+-----------------+------------------------+---------------+-----------+-----------------+------------+---------------+----------+--------------+--------------+------------------+-----------------------------------+---------------------------+----------------------------+-----------------------------+----------------------+----------------------+---------------------+ ++-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ +; Output Pins ; ++------+-------+----------+--------------+--------------+--------------+-----------------+------------------------+---------------+-----------+-----------------+------------+---------------+----------+--------------+--------------+------------------+-----------------------------------+---------------------------+----------------------------+-----------------------------+----------------------+----------------------+---------------------+ +; Name ; Pin # ; I/O Bank ; X coordinate ; Y coordinate ; Z coordinate ; Output Register ; Output Enable Register ; Power Up High ; Slew Rate ; PCI I/O Enabled ; Open Drain ; TRI Primitive ; Bus Hold ; Weak Pull Up ; I/O Standard ; Current Strength ; Termination ; Termination Control Block ; Output Buffer Pre-emphasis ; Voltage Output Differential ; Location assigned by ; Output Enable Source ; Output Enable Group ; ++------+-------+----------+--------------+--------------+--------------+-----------------+------------------------+---------------+-----------+-----------------+------------+---------------+----------+--------------+--------------+------------------+-----------------------------------+---------------------------+----------------------------+-----------------------------+----------------------+----------------------+---------------------+ +; Y ; 76 ; 5 ; 34 ; 4 ; 21 ; no ; no ; no ; 2 ; no ; no ; no ; no ; Off ; 2.5 V ; Default ; Series 50 Ohm without Calibration ; -- ; no ; no ; Fitter ; - ; - ; ++------+-------+----------+--------------+--------------+--------------+-----------------+------------------------+---------------+-----------+-----------------+------------+---------------+----------+--------------+--------------+------------------+-----------------------------------+---------------------------+----------------------------+-----------------------------+----------------------+----------------------+---------------------+ +-------------------------------------------------------------------------------------------------------------------------+ @@ -475,7 +475,7 @@ The pin-out file can be found in /home/tiagorg/repos/uaveiro-leci/1ano/isd/quart ; 73 ; 102 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; ; 74 ; 103 ; 5 ; I2 ; input ; 2.5 V ; ; Row I/O ; N ; no ; Off ; ; 75 ; 104 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 76 ; 106 ; 5 ; pin_name1 ; output ; 2.5 V ; ; Row I/O ; N ; no ; Off ; +; 76 ; 106 ; 5 ; Y ; output ; 2.5 V ; ; Row I/O ; N ; no ; Off ; ; 77 ; 107 ; 5 ; I15 ; input ; 2.5 V ; ; Row I/O ; N ; no ; Off ; ; 78 ; ; ; VCCINT ; power ; ; 1.2V ; -- ; ; -- ; -- ; ; 79 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; @@ -489,7 +489,7 @@ The pin-out file can be found in /home/tiagorg/repos/uaveiro-leci/1ano/isd/quart ; 87 ; 121 ; 5 ; I11 ; input ; 2.5 V ; ; Row I/O ; N ; no ; Off ; ; 88 ; 125 ; 5 ; I7 ; input ; 2.5 V ; ; Row I/O ; N ; no ; Off ; ; 89 ; 126 ; 5 ; Sel3 ; input ; 2.5 V ; ; Row I/O ; N ; no ; Off ; -; 90 ; 127 ; 6 ; ze ; input ; 2.5 V ; ; Row I/O ; N ; no ; Off ; +; 90 ; 127 ; 6 ; I1 ; input ; 2.5 V ; ; Row I/O ; N ; no ; Off ; ; 91 ; 128 ; 6 ; I0 ; input ; 2.5 V ; ; Row I/O ; N ; no ; Off ; ; 92 ; 129 ; 6 ; ^CONF_DONE ; ; ; ; -- ; ; -- ; -- ; ; 93 ; ; 6 ; VCCIO6 ; power ; ; 2.5V ; -- ; ; -- ; -- ; @@ -550,54 +550,54 @@ The pin-out file can be found in /home/tiagorg/repos/uaveiro-leci/1ano/isd/quart Note: Pin directions (input, output or bidir) are based on device operating in user mode. -+-------------------------------------------+ -; I/O Assignment Warnings ; -+-----------+-------------------------------+ -; Pin Name ; Reason ; -+-----------+-------------------------------+ -; pin_name1 ; Incomplete set of assignments ; -; I10 ; Incomplete set of assignments ; -; Sel2 ; Incomplete set of assignments ; -; I9 ; Incomplete set of assignments ; -; Sel1 ; Incomplete set of assignments ; -; I8 ; Incomplete set of assignments ; -; I11 ; Incomplete set of assignments ; -; Sel4 ; Incomplete set of assignments ; -; I5 ; Incomplete set of assignments ; -; I6 ; Incomplete set of assignments ; -; I4 ; Incomplete set of assignments ; -; I7 ; Incomplete set of assignments ; -; Sel3 ; Incomplete set of assignments ; -; I2 ; Incomplete set of assignments ; -; ze ; Incomplete set of assignments ; -; I0 ; Incomplete set of assignments ; -; I3 ; Incomplete set of assignments ; -; I13 ; Incomplete set of assignments ; -; I14 ; Incomplete set of assignments ; -; I12 ; Incomplete set of assignments ; -; I15 ; Incomplete set of assignments ; -; pin_name1 ; Missing location assignment ; -; I10 ; Missing location assignment ; -; Sel2 ; Missing location assignment ; -; I9 ; Missing location assignment ; -; Sel1 ; Missing location assignment ; -; I8 ; Missing location assignment ; -; I11 ; Missing location assignment ; -; Sel4 ; Missing location assignment ; -; I5 ; Missing location assignment ; -; I6 ; Missing location assignment ; -; I4 ; Missing location assignment ; -; I7 ; Missing location assignment ; -; Sel3 ; Missing location assignment ; -; I2 ; Missing location assignment ; -; ze ; Missing location assignment ; -; I0 ; Missing location assignment ; -; I3 ; Missing location assignment ; -; I13 ; Missing location assignment ; -; I14 ; Missing location assignment ; -; I12 ; Missing location assignment ; -; I15 ; Missing location assignment ; -+-----------+-------------------------------+ ++------------------------------------------+ +; I/O Assignment Warnings ; ++----------+-------------------------------+ +; Pin Name ; Reason ; ++----------+-------------------------------+ +; Y ; Incomplete set of assignments ; +; I10 ; Incomplete set of assignments ; +; Sel2 ; Incomplete set of assignments ; +; I9 ; Incomplete set of assignments ; +; Sel1 ; Incomplete set of assignments ; +; I8 ; Incomplete set of assignments ; +; I11 ; Incomplete set of assignments ; +; Sel4 ; Incomplete set of assignments ; +; I5 ; Incomplete set of assignments ; +; I6 ; Incomplete set of assignments ; +; I4 ; Incomplete set of assignments ; +; I7 ; Incomplete set of assignments ; +; Sel3 ; Incomplete set of assignments ; +; I2 ; Incomplete set of assignments ; +; I1 ; Incomplete set of assignments ; +; I0 ; Incomplete set of assignments ; +; I3 ; Incomplete set of assignments ; +; I13 ; Incomplete set of assignments ; +; I14 ; Incomplete set of assignments ; +; I12 ; Incomplete set of assignments ; +; I15 ; Incomplete set of assignments ; +; Y ; Missing location assignment ; +; I10 ; Missing location assignment ; +; Sel2 ; Missing location assignment ; +; I9 ; Missing location assignment ; +; Sel1 ; Missing location assignment ; +; I8 ; Missing location assignment ; +; I11 ; Missing location assignment ; +; Sel4 ; Missing location assignment ; +; I5 ; Missing location assignment ; +; I6 ; Missing location assignment ; +; I4 ; Missing location assignment ; +; I7 ; Missing location assignment ; +; Sel3 ; Missing location assignment ; +; I2 ; Missing location assignment ; +; I1 ; Missing location assignment ; +; I0 ; Missing location assignment ; +; I3 ; Missing location assignment ; +; I13 ; Missing location assignment ; +; I14 ; Missing location assignment ; +; I12 ; Missing location assignment ; +; I15 ; Missing location assignment ; ++----------+-------------------------------+ +----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ @@ -611,33 +611,33 @@ Note: Pin directions (input, output or bidir) are based on device operating in u Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy. -+-------------------------------------------------------------------------------------------+ -; Delay Chain Summary ; -+-----------+----------+---------------+---------------+-----------------------+-----+------+ -; Name ; Pin Type ; Pad to Core 0 ; Pad to Core 1 ; Pad to Input Register ; TCO ; TCOE ; -+-----------+----------+---------------+---------------+-----------------------+-----+------+ -; pin_name1 ; Output ; -- ; -- ; -- ; -- ; -- ; -; I10 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; -; Sel2 ; Input ; -- ; (6) 1314 ps ; -- ; -- ; -- ; -; I9 ; Input ; -- ; (6) 1314 ps ; -- ; -- ; -- ; -; Sel1 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; -; I8 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; -; I11 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; -; Sel4 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; -; I5 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; -; I6 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; -; I4 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; -; I7 ; Input ; (0) 0 ps ; -- ; -- ; -- ; -- ; -; Sel3 ; Input ; (0) 0 ps ; -- ; -- ; -- ; -- ; -; I2 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; -; ze ; Input ; (0) 0 ps ; -- ; -- ; -- ; -- ; -; I0 ; Input ; (0) 0 ps ; -- ; -- ; -- ; -- ; -; I3 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; -; I13 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; -; I14 ; Input ; -- ; (6) 1314 ps ; -- ; -- ; -- ; -; I12 ; Input ; -- ; (6) 1314 ps ; -- ; -- ; -- ; -; I15 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; -+-----------+----------+---------------+---------------+-----------------------+-----+------+ ++--------------------------------------------------------------------------------------+ +; Delay Chain Summary ; ++------+----------+---------------+---------------+-----------------------+-----+------+ +; Name ; Pin Type ; Pad to Core 0 ; Pad to Core 1 ; Pad to Input Register ; TCO ; TCOE ; ++------+----------+---------------+---------------+-----------------------+-----+------+ +; Y ; Output ; -- ; -- ; -- ; -- ; -- ; +; I10 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; +; Sel2 ; Input ; -- ; (6) 1314 ps ; -- ; -- ; -- ; +; I9 ; Input ; -- ; (6) 1314 ps ; -- ; -- ; -- ; +; Sel1 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; +; I8 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; +; I11 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; +; Sel4 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; +; I5 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; +; I6 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; +; I4 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; +; I7 ; Input ; (0) 0 ps ; -- ; -- ; -- ; -- ; +; Sel3 ; Input ; (0) 0 ps ; -- ; -- ; -- ; -- ; +; I2 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; +; I1 ; Input ; (0) 0 ps ; -- ; -- ; -- ; -- ; +; I0 ; Input ; (0) 0 ps ; -- ; -- ; -- ; -- ; +; I3 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; +; I13 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; +; I14 ; Input ; -- ; (6) 1314 ps ; -- ; -- ; -- ; +; I12 ; Input ; -- ; (6) 1314 ps ; -- ; -- ; -- ; +; I15 ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; ++------+----------+---------------+---------------+-----------------------+-----+------+ +------------------------------------------------------------+ @@ -680,7 +680,7 @@ Note: For table entries with two numbers listed, the numbers in parentheses indi ; Sel3 ; ; ; ; I2 ; ; ; ; - Mux2_1:inst14|inst2~5 ; 0 ; 6 ; -; ze ; ; ; +; I1 ; ; ; ; I0 ; ; ; ; I3 ; ; ; ; - Mux2_1:inst14|inst2~5 ; 0 ; 6 ; @@ -852,7 +852,7 @@ Note: For table entries with two numbers listed, the numbers in parentheses indi ; Total Unchecked ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; ; Total Inapplicable ; 21 ; 21 ; 21 ; 21 ; 21 ; 0 ; 21 ; 21 ; 21 ; 21 ; 21 ; 21 ; 21 ; 20 ; 21 ; 21 ; 21 ; 1 ; 20 ; 21 ; 1 ; 21 ; 21 ; 20 ; 21 ; 0 ; 0 ; 0 ; 21 ; 21 ; ; Total Fail ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; -; pin_name1 ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; +; Y ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; ; I10 ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; ; Sel2 ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; ; I9 ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; @@ -866,7 +866,7 @@ Note: For table entries with two numbers listed, the numbers in parentheses indi ; I7 ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; ; Sel3 ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; ; I2 ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; -; ze ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; +; I1 ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; ; I0 ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; ; I3 ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; ; I13 ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; @@ -976,13 +976,13 @@ Info (334003): Started post-fitting delay annotation Info (334004): Delay annotation completed successfully Info (334003): Started post-fitting delay annotation Info (334004): Delay annotation completed successfully -Info (11218): Fitter post-fit operations ending: elapsed time is 00:00:01 +Info (11218): Fitter post-fit operations ending: elapsed time is 00:00:00 Info (144001): Generated suppressed messages file /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.fit.smsg Info: Quartus Prime Fitter was successful. 0 errors, 6 warnings - Info: Peak virtual memory: 937 megabytes - Info: Processing ended: Thu Dec 1 18:12:50 2022 - Info: Elapsed time: 00:00:02 - Info: Total CPU time (on all processors): 00:00:02 + Info: Peak virtual memory: 941 megabytes + Info: Processing ended: Wed Jan 25 23:41:55 2023 + Info: Elapsed time: 00:00:03 + Info: Total CPU time (on all processors): 00:00:03 +----------------------------+ diff --git a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.fit.summary b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.fit.summary index 84b0097..808c593 100644 --- a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.fit.summary +++ b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.fit.summary @@ -1,4 +1,4 @@ -Fitter Status : Successful - Thu Dec 1 18:12:50 2022 +Fitter Status : Successful - Wed Jan 25 23:41:55 2023 Quartus Prime Version : 20.1.1 Build 720 11/11/2020 SJ Lite Edition Revision Name : MuxDemo Top-level Entity Name : Mux16_1 diff --git a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.flow.rpt b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.flow.rpt index 7e2cc1d..1e34c68 100644 --- a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.flow.rpt +++ b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.flow.rpt @@ -1,5 +1,5 @@ Flow report for MuxDemo -Thu Dec 1 18:12:53 2022 +Wed Jan 25 23:43:19 2023 Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition @@ -41,7 +41,7 @@ https://fpgasoftware.intel.com/eula. +----------------------------------------------------------------------------------+ ; Flow Summary ; +------------------------------------+---------------------------------------------+ -; Flow Status ; Successful - Thu Dec 1 18:12:53 2022 ; +; Flow Status ; Successful - Wed Jan 25 23:43:19 2023 ; ; Quartus Prime Version ; 20.1.1 Build 720 11/11/2020 SJ Lite Edition ; ; Revision Name ; MuxDemo ; ; Top-level Entity Name ; Mux16_1 ; @@ -65,7 +65,7 @@ https://fpgasoftware.intel.com/eula. +-------------------+---------------------+ ; Option ; Setting ; +-------------------+---------------------+ -; Start date & time ; 12/01/2022 18:12:42 ; +; Start date & time ; 01/25/2023 23:41:46 ; ; Main task ; Compilation ; ; Revision Name ; MuxDemo ; +-------------------+---------------------+ @@ -76,7 +76,7 @@ https://fpgasoftware.intel.com/eula. +-------------------------------------+----------------------------------------+---------------+-------------+-----------------------------------+ ; Assignment Name ; Value ; Default Value ; Entity Name ; Section Id ; +-------------------------------------+----------------------------------------+---------------+-------------+-----------------------------------+ -; COMPILER_SIGNATURE_ID ; 198516037997543.166991836238102 ; -- ; -- ; -- ; +; COMPILER_SIGNATURE_ID ; 59579634461495.167469010663258 ; -- ; -- ; -- ; ; EDA_GENERATE_FUNCTIONAL_NETLIST ; Off ; -- ; -- ; eda_board_design_timing ; ; EDA_GENERATE_FUNCTIONAL_NETLIST ; Off ; -- ; -- ; eda_board_design_boundary_scan ; ; EDA_GENERATE_FUNCTIONAL_NETLIST ; Off ; -- ; -- ; eda_board_design_signal_integrity ; @@ -97,12 +97,15 @@ https://fpgasoftware.intel.com/eula. +----------------------+--------------+-------------------------+---------------------+------------------------------------+ ; Module Name ; Elapsed Time ; Average Processors Used ; Peak Virtual Memory ; Total CPU Time (on all processors) ; +----------------------+--------------+-------------------------+---------------------+------------------------------------+ -; Analysis & Synthesis ; 00:00:05 ; 1.0 ; 395 MB ; 00:00:13 ; -; Fitter ; 00:00:02 ; 1.0 ; 937 MB ; 00:00:02 ; -; Assembler ; 00:00:01 ; 1.0 ; 353 MB ; 00:00:00 ; +; Analysis & Synthesis ; 00:00:06 ; 1.0 ; 396 MB ; 00:00:14 ; +; Fitter ; 00:00:03 ; 1.0 ; 941 MB ; 00:00:02 ; +; Assembler ; 00:00:00 ; 1.0 ; 353 MB ; 00:00:00 ; ; Timing Analyzer ; 00:00:01 ; 1.0 ; 465 MB ; 00:00:01 ; ; EDA Netlist Writer ; 00:00:00 ; 1.0 ; 600 MB ; 00:00:00 ; -; Total ; 00:00:09 ; -- ; -- ; 00:00:16 ; +; EDA Netlist Writer ; 00:00:00 ; 1.0 ; 595 MB ; 00:00:00 ; +; EDA Netlist Writer ; 00:00:00 ; 1.0 ; 595 MB ; 00:00:00 ; +; EDA Netlist Writer ; 00:00:00 ; 1.0 ; 603 MB ; 00:00:00 ; +; Total ; 00:00:10 ; -- ; -- ; 00:00:17 ; +----------------------+--------------+-------------------------+---------------------+------------------------------------+ @@ -116,6 +119,9 @@ https://fpgasoftware.intel.com/eula. ; Assembler ; rendlaptop ; Ubuntu 22.04.1 ; 22 ; x86_64 ; ; Timing Analyzer ; rendlaptop ; Ubuntu 22.04.1 ; 22 ; x86_64 ; ; EDA Netlist Writer ; rendlaptop ; Ubuntu 22.04.1 ; 22 ; x86_64 ; +; EDA Netlist Writer ; rendlaptop ; Ubuntu 22.04.1 ; 22 ; x86_64 ; +; EDA Netlist Writer ; rendlaptop ; Ubuntu 22.04.1 ; 22 ; x86_64 ; +; EDA Netlist Writer ; rendlaptop ; Ubuntu 22.04.1 ; 22 ; x86_64 ; +----------------------+------------------+----------------+------------+----------------+ @@ -127,6 +133,9 @@ quartus_fit --read_settings_files=off --write_settings_files=off MuxDemo -c MuxD quartus_asm --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo quartus_sta MuxDemo -c MuxDemo quartus_eda --read_settings_files=off --write_settings_files=off MuxDemo -c MuxDemo +quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off MuxDemo -c MuxDemo --vector_source=/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Waveform1.vwf --testbench_file=/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/Waveform1.vwf.vht +quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off MuxDemo -c MuxDemo --vector_source=/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Mux16_1.vwf --testbench_file=/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/Waveform1.vwf.vht +quartus_eda --write_settings_files=off --simulation=on --functional=on --flatten_buses=off --tool=modelsim_oem --format=vhdl --output_directory=/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/ MuxDemo -c MuxDemo diff --git a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.map.rpt b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.map.rpt index 1c9abb8..22da6b0 100644 --- a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.map.rpt +++ b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.map.rpt @@ -1,5 +1,5 @@ Analysis & Synthesis report for MuxDemo -Thu Dec 1 18:12:47 2022 +Wed Jan 25 23:41:52 2023 Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition @@ -43,7 +43,7 @@ https://fpgasoftware.intel.com/eula. +----------------------------------------------------------------------------------+ ; Analysis & Synthesis Summary ; +------------------------------------+---------------------------------------------+ -; Analysis & Synthesis Status ; Successful - Thu Dec 1 18:12:47 2022 ; +; Analysis & Synthesis Status ; Successful - Wed Jan 25 23:41:52 2023 ; ; Quartus Prime Version ; 20.1.1 Build 720 11/11/2020 SJ Lite Edition ; ; Revision Name ; MuxDemo ; ; Top-level Entity Name ; Mux16_1 ; @@ -259,7 +259,7 @@ Note: For table entries with two numbers listed, the numbers in parentheses indi Info: ******************************************************************* Info: Running Quartus Prime Analysis & Synthesis Info: Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - Info: Processing started: Thu Dec 1 18:12:42 2022 + Info: Processing started: Wed Jan 25 23:41:46 2023 Info: Command: quartus_map --read_settings_files=on --write_settings_files=off MuxDemo -c MuxDemo Warning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance. Info (20030): Parallel compilation is enabled and will use 4 of the 4 processors detected @@ -278,8 +278,8 @@ Info (21057): Implemented 31 device resources after synthesis - the final resour Info (21061): Implemented 10 logic cells Info: Quartus Prime Analysis & Synthesis was successful. 0 errors, 2 warnings Info: Peak virtual memory: 402 megabytes - Info: Processing ended: Thu Dec 1 18:12:47 2022 - Info: Elapsed time: 00:00:05 - Info: Total CPU time (on all processors): 00:00:13 + Info: Processing ended: Wed Jan 25 23:41:52 2023 + Info: Elapsed time: 00:00:06 + Info: Total CPU time (on all processors): 00:00:14 diff --git a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.map.summary b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.map.summary index cca625d..27061de 100644 --- a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.map.summary +++ b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.map.summary @@ -1,4 +1,4 @@ -Analysis & Synthesis Status : Successful - Thu Dec 1 18:12:47 2022 +Analysis & Synthesis Status : Successful - Wed Jan 25 23:41:52 2023 Quartus Prime Version : 20.1.1 Build 720 11/11/2020 SJ Lite Edition Revision Name : MuxDemo Top-level Entity Name : Mux16_1 diff --git a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.pin b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.pin index 4de0898..1b30489 100644 --- a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.pin +++ b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.pin @@ -144,7 +144,7 @@ RESERVED_INPUT_WITH_WEAK_PULLUP : 72 : : : RESERVED_INPUT_WITH_WEAK_PULLUP : 73 : : : : 5 : I2 : 74 : input : 2.5 V : : 5 : N RESERVED_INPUT_WITH_WEAK_PULLUP : 75 : : : : 5 : -pin_name1 : 76 : output : 2.5 V : : 5 : N +Y : 76 : output : 2.5 V : : 5 : N I15 : 77 : input : 2.5 V : : 5 : N VCCINT : 78 : power : : 1.2V : : GND : 79 : gnd : : : : @@ -158,7 +158,7 @@ I6 : 86 : input : 2.5 V : I11 : 87 : input : 2.5 V : : 5 : N I7 : 88 : input : 2.5 V : : 5 : N Sel3 : 89 : input : 2.5 V : : 5 : N -ze : 90 : input : 2.5 V : : 6 : N +I1 : 90 : input : 2.5 V : : 6 : N I0 : 91 : input : 2.5 V : : 6 : N CONF_DONE : 92 : : : : 6 : VCCIO6 : 93 : power : : 2.5V : 6 : diff --git a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.sof b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.sof index f0edabc..e4290a7 100644 Binary files a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.sof and b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.sof differ diff --git a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.sta.rpt b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.sta.rpt index bb95031..b5b09a2 100644 --- a/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.sta.rpt +++ b/1ano/isd/quartus-projects/MuxDemo/output_files/MuxDemo.sta.rpt @@ -1,5 +1,5 @@ Timing Analyzer report for MuxDemo -Thu Dec 1 18:12:52 2022 +Wed Jan 25 23:41:57 2023 Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition @@ -91,12 +91,12 @@ https://fpgasoftware.intel.com/eula. ; Number detected on machine ; 8 ; ; Maximum allowed ; 4 ; ; ; ; -; Average used ; 1.00 ; +; Average used ; 1.01 ; ; Maximum used ; 4 ; ; ; ; ; Usage by Processor ; % Time Used ; ; Processor 1 ; 100.0% ; -; Processors 2-4 ; 0.1% ; +; Processors 2-4 ; 0.2% ; +----------------------------+-------------+ @@ -247,7 +247,7 @@ No synchronizer chains to report. +---------------+--------------+-------------------+-------------------------+-------------------------+---------------+---------------------+----------------+------------------+--------+------------------+------------------------+------------------------+--------------+---------------+-----------------+-------+---------------------+--------------------+---------------+-----------------+-------------+ ; Pin ; I/O Standard ; Near Tline Length ; Near Tline L per Length ; Near Tline C per Length ; Near Series R ; Near Differential R ; Near Pull-up R ; Near Pull-down R ; Near C ; Far Tline Length ; Far Tline L per Length ; Far Tline C per Length ; Far Series R ; Far Pull-up R ; Far Pull-down R ; Far C ; Termination Voltage ; Far Differential R ; EBD File Name ; EBD Signal Name ; EBD Far-end ; +---------------+--------------+-------------------+-------------------------+-------------------------+---------------+---------------------+----------------+------------------+--------+------------------+------------------------+------------------------+--------------+---------------+-----------------+-------+---------------------+--------------------+---------------+-----------------+-------------+ -; pin_name1 ; 2.5 V ; 0 in ; 0 H/in ; 0 F/in ; short ; - ; open ; open ; open ; 0 in ; 0 H/in ; 0 F/in ; short ; open ; open ; open ; 0 V ; - ; n/a ; n/a ; n/a ; +; Y ; 2.5 V ; 0 in ; 0 H/in ; 0 F/in ; short ; - ; open ; open ; open ; 0 in ; 0 H/in ; 0 F/in ; short ; open ; open ; open ; 0 V ; - ; n/a ; n/a ; n/a ; ; ~ALTERA_DCLK~ ; 2.5 V ; 0 in ; 0 H/in ; 0 F/in ; short ; - ; open ; open ; open ; 0 in ; 0 H/in ; 0 F/in ; short ; open ; open ; open ; 0 V ; - ; n/a ; n/a ; n/a ; ; ~ALTERA_nCEO~ ; 2.5 V ; 0 in ; 0 H/in ; 0 F/in ; short ; - ; open ; open ; open ; 0 in ; 0 H/in ; 0 F/in ; short ; open ; open ; open ; 0 V ; - ; n/a ; n/a ; n/a ; +---------------+--------------+-------------------+-------------------------+-------------------------+---------------+---------------------+----------------+------------------+--------+------------------+------------------------+------------------------+--------------+---------------+-----------------+-------+---------------------+--------------------+---------------+-----------------+-------------+ @@ -271,7 +271,7 @@ No synchronizer chains to report. ; I7 ; 2.5 V ; 2000 ps ; 2000 ps ; ; Sel3 ; 2.5 V ; 2000 ps ; 2000 ps ; ; I2 ; 2.5 V ; 2000 ps ; 2000 ps ; -; ze ; 2.5 V ; 2000 ps ; 2000 ps ; +; I1 ; 2.5 V ; 2000 ps ; 2000 ps ; ; I0 ; 2.5 V ; 2000 ps ; 2000 ps ; ; I3 ; 2.5 V ; 2000 ps ; 2000 ps ; ; I13 ; 2.5 V ; 2000 ps ; 2000 ps ; @@ -289,7 +289,7 @@ No synchronizer chains to report. +---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ ; Pin ; I/O Standard ; Board Delay on Rise ; Board Delay on Fall ; Steady State Voh at FPGA Pin ; Steady State Vol at FPGA Pin ; Voh Max at FPGA Pin ; Vol Min at FPGA Pin ; Ringback Voltage on Rise at FPGA Pin ; Ringback Voltage on Fall at FPGA Pin ; 10-90 Rise Time at FPGA Pin ; 90-10 Fall Time at FPGA Pin ; Monotonic Rise at FPGA Pin ; Monotonic Fall at FPGA Pin ; Steady State Voh at Far-end ; Steady State Vol at Far-end ; Voh Max at Far-end ; Vol Min at Far-end ; Ringback Voltage on Rise at Far-end ; Ringback Voltage on Fall at Far-end ; 10-90 Rise Time at Far-end ; 90-10 Fall Time at Far-end ; Monotonic Rise at Far-end ; Monotonic Fall at Far-end ; +---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ -; pin_name1 ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 4.44e-09 V ; 2.39 V ; -0.0265 V ; 0.2 V ; 0.033 V ; 2.94e-10 s ; 3.12e-10 s ; Yes ; Yes ; 2.32 V ; 4.44e-09 V ; 2.39 V ; -0.0265 V ; 0.2 V ; 0.033 V ; 2.94e-10 s ; 3.12e-10 s ; Yes ; Yes ; +; Y ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 4.44e-09 V ; 2.39 V ; -0.0265 V ; 0.2 V ; 0.033 V ; 2.94e-10 s ; 3.12e-10 s ; Yes ; Yes ; 2.32 V ; 4.44e-09 V ; 2.39 V ; -0.0265 V ; 0.2 V ; 0.033 V ; 2.94e-10 s ; 3.12e-10 s ; Yes ; Yes ; ; ~ALTERA_DCLK~ ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 3.45e-09 V ; 2.38 V ; -0.0609 V ; 0.148 V ; 0.095 V ; 2.82e-10 s ; 2.59e-10 s ; Yes ; Yes ; 2.32 V ; 3.45e-09 V ; 2.38 V ; -0.0609 V ; 0.148 V ; 0.095 V ; 2.82e-10 s ; 2.59e-10 s ; Yes ; Yes ; ; ~ALTERA_nCEO~ ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 5.61e-09 V ; 2.38 V ; -0.00274 V ; 0.141 V ; 0.006 V ; 4.7e-10 s ; 6.02e-10 s ; Yes ; Yes ; 2.32 V ; 5.61e-09 V ; 2.38 V ; -0.00274 V ; 0.141 V ; 0.006 V ; 4.7e-10 s ; 6.02e-10 s ; Yes ; Yes ; +---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ @@ -300,7 +300,7 @@ No synchronizer chains to report. +---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ ; Pin ; I/O Standard ; Board Delay on Rise ; Board Delay on Fall ; Steady State Voh at FPGA Pin ; Steady State Vol at FPGA Pin ; Voh Max at FPGA Pin ; Vol Min at FPGA Pin ; Ringback Voltage on Rise at FPGA Pin ; Ringback Voltage on Fall at FPGA Pin ; 10-90 Rise Time at FPGA Pin ; 90-10 Fall Time at FPGA Pin ; Monotonic Rise at FPGA Pin ; Monotonic Fall at FPGA Pin ; Steady State Voh at Far-end ; Steady State Vol at Far-end ; Voh Max at Far-end ; Vol Min at Far-end ; Ringback Voltage on Rise at Far-end ; Ringback Voltage on Fall at Far-end ; 10-90 Rise Time at Far-end ; 90-10 Fall Time at Far-end ; Monotonic Rise at Far-end ; Monotonic Fall at Far-end ; +---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ -; pin_name1 ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 7.16e-07 V ; 2.36 V ; -0.00476 V ; 0.096 V ; 0.013 V ; 4.39e-10 s ; 4.15e-10 s ; Yes ; Yes ; 2.32 V ; 7.16e-07 V ; 2.36 V ; -0.00476 V ; 0.096 V ; 0.013 V ; 4.39e-10 s ; 4.15e-10 s ; Yes ; Yes ; +; Y ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 7.16e-07 V ; 2.36 V ; -0.00476 V ; 0.096 V ; 0.013 V ; 4.39e-10 s ; 4.15e-10 s ; Yes ; Yes ; 2.32 V ; 7.16e-07 V ; 2.36 V ; -0.00476 V ; 0.096 V ; 0.013 V ; 4.39e-10 s ; 4.15e-10 s ; Yes ; Yes ; ; ~ALTERA_DCLK~ ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 5.74e-07 V ; 2.36 V ; -0.0201 V ; 0.072 V ; 0.033 V ; 4.04e-10 s ; 3.29e-10 s ; Yes ; Yes ; 2.32 V ; 5.74e-07 V ; 2.36 V ; -0.0201 V ; 0.072 V ; 0.033 V ; 4.04e-10 s ; 3.29e-10 s ; Yes ; Yes ; ; ~ALTERA_nCEO~ ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 9.45e-07 V ; 2.35 V ; -0.00643 V ; 0.081 V ; 0.031 V ; 5.31e-10 s ; 7.59e-10 s ; Yes ; Yes ; 2.32 V ; 9.45e-07 V ; 2.35 V ; -0.00643 V ; 0.081 V ; 0.031 V ; 5.31e-10 s ; 7.59e-10 s ; Yes ; Yes ; +---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ @@ -311,7 +311,7 @@ No synchronizer chains to report. +---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ ; Pin ; I/O Standard ; Board Delay on Rise ; Board Delay on Fall ; Steady State Voh at FPGA Pin ; Steady State Vol at FPGA Pin ; Voh Max at FPGA Pin ; Vol Min at FPGA Pin ; Ringback Voltage on Rise at FPGA Pin ; Ringback Voltage on Fall at FPGA Pin ; 10-90 Rise Time at FPGA Pin ; 90-10 Fall Time at FPGA Pin ; Monotonic Rise at FPGA Pin ; Monotonic Fall at FPGA Pin ; Steady State Voh at Far-end ; Steady State Vol at Far-end ; Voh Max at Far-end ; Vol Min at Far-end ; Ringback Voltage on Rise at Far-end ; Ringback Voltage on Fall at Far-end ; 10-90 Rise Time at Far-end ; 90-10 Fall Time at Far-end ; Monotonic Rise at Far-end ; Monotonic Fall at Far-end ; +---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ -; pin_name1 ; 2.5 V ; 0 s ; 0 s ; 2.62 V ; 2.74e-08 V ; 2.73 V ; -0.0384 V ; 0.169 V ; 0.089 V ; 2.7e-10 s ; 2.62e-10 s ; Yes ; Yes ; 2.62 V ; 2.74e-08 V ; 2.73 V ; -0.0384 V ; 0.169 V ; 0.089 V ; 2.7e-10 s ; 2.62e-10 s ; Yes ; Yes ; +; Y ; 2.5 V ; 0 s ; 0 s ; 2.62 V ; 2.74e-08 V ; 2.73 V ; -0.0384 V ; 0.169 V ; 0.089 V ; 2.7e-10 s ; 2.62e-10 s ; Yes ; Yes ; 2.62 V ; 2.74e-08 V ; 2.73 V ; -0.0384 V ; 0.169 V ; 0.089 V ; 2.7e-10 s ; 2.62e-10 s ; Yes ; Yes ; ; ~ALTERA_DCLK~ ; 2.5 V ; 0 s ; 0 s ; 2.62 V ; 2.22e-08 V ; 2.74 V ; -0.06 V ; 0.158 V ; 0.08 V ; 2.68e-10 s ; 2.19e-10 s ; Yes ; Yes ; 2.62 V ; 2.22e-08 V ; 2.74 V ; -0.06 V ; 0.158 V ; 0.08 V ; 2.68e-10 s ; 2.19e-10 s ; Yes ; Yes ; ; ~ALTERA_nCEO~ ; 2.5 V ; 0 s ; 0 s ; 2.62 V ; 3.54e-08 V ; 2.7 V ; -0.00943 V ; 0.276 V ; 0.035 V ; 3.19e-10 s ; 4.99e-10 s ; No ; Yes ; 2.62 V ; 3.54e-08 V ; 2.7 V ; -0.00943 V ; 0.276 V ; 0.035 V ; 3.19e-10 s ; 4.99e-10 s ; No ; Yes ; +---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ @@ -355,6 +355,7 @@ No non-DPA dedicated SERDES Receiver circuitry present in device or used in desi ; Input Port ; Comment ; +------------+--------------------------------------------------------------------------------------+ ; I0 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; +; I1 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; I2 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; I3 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; I4 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; @@ -373,7 +374,6 @@ No non-DPA dedicated SERDES Receiver circuitry present in device or used in desi ; Sel2 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Sel3 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Sel4 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; -; ze ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; +------------+--------------------------------------------------------------------------------------+ @@ -382,7 +382,7 @@ No non-DPA dedicated SERDES Receiver circuitry present in device or used in desi +-------------+---------------------------------------------------------------------------------------+ ; Output Port ; Comment ; +-------------+---------------------------------------------------------------------------------------+ -; pin_name1 ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; +; Y ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; +-------------+---------------------------------------------------------------------------------------+ @@ -392,6 +392,7 @@ No non-DPA dedicated SERDES Receiver circuitry present in device or used in desi ; Input Port ; Comment ; +------------+--------------------------------------------------------------------------------------+ ; I0 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; +; I1 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; I2 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; I3 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; I4 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; @@ -410,7 +411,6 @@ No non-DPA dedicated SERDES Receiver circuitry present in device or used in desi ; Sel2 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Sel3 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Sel4 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; -; ze ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; +------------+--------------------------------------------------------------------------------------+ @@ -419,7 +419,7 @@ No non-DPA dedicated SERDES Receiver circuitry present in device or used in desi +-------------+---------------------------------------------------------------------------------------+ ; Output Port ; Comment ; +-------------+---------------------------------------------------------------------------------------+ -; pin_name1 ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; +; Y ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; +-------------+---------------------------------------------------------------------------------------+ @@ -429,7 +429,7 @@ No non-DPA dedicated SERDES Receiver circuitry present in device or used in desi Info: ******************************************************************* Info: Running Quartus Prime Timing Analyzer Info: Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - Info: Processing started: Thu Dec 1 18:12:51 2022 + Info: Processing started: Wed Jan 25 23:41:56 2023 Info: Command: quartus_sta MuxDemo -c MuxDemo Info: qsta_default_script.tcl version: #1 Warning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance. @@ -478,7 +478,7 @@ Info (332102): Design is not fully constrained for setup requirements Info (332102): Design is not fully constrained for hold requirements Info: Quartus Prime Timing Analyzer was successful. 0 errors, 5 warnings Info: Peak virtual memory: 465 megabytes - Info: Processing ended: Thu Dec 1 18:12:52 2022 + Info: Processing ended: Wed Jan 25 23:41:57 2023 Info: Elapsed time: 00:00:01 Info: Total CPU time (on all processors): 00:00:01 diff --git a/1ano/isd/quartus-projects/MuxDemo/simulation/modelsim/MuxDemo.vo b/1ano/isd/quartus-projects/MuxDemo/simulation/modelsim/MuxDemo.vo index c02b06b..de48588 100644 --- a/1ano/isd/quartus-projects/MuxDemo/simulation/modelsim/MuxDemo.vo +++ b/1ano/isd/quartus-projects/MuxDemo/simulation/modelsim/MuxDemo.vo @@ -17,7 +17,7 @@ // PROGRAM "Quartus Prime" // VERSION "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" -// DATE "12/01/2022 18:12:53" +// DATE "01/25/2023 23:41:57" // // Device: Altera EP4CE6E22C6 Package TQFP144 @@ -30,13 +30,13 @@ `timescale 1 ps/ 1 ps module Mux16_1 ( - pin_name1, + Y, Sel4, Sel3, Sel2, Sel1, I0, - ze, + I1, I2, I3, I4, @@ -51,13 +51,13 @@ module Mux16_1 ( I13, I14, I15); -output pin_name1; +output Y; input Sel4; input Sel3; input Sel2; input Sel1; input I0; -input ze; +input I1; input I2; input I3; input I4; @@ -74,7 +74,7 @@ input I14; input I15; // Design Ports Information -// pin_name1 => Location: PIN_76, I/O Standard: 2.5 V, Current Strength: Default +// Y => Location: PIN_76, I/O Standard: 2.5 V, Current Strength: Default // I10 => Location: PIN_46, I/O Standard: 2.5 V, Current Strength: Default // Sel2 => Location: PIN_80, I/O Standard: 2.5 V, Current Strength: Default // I9 => Location: PIN_65, I/O Standard: 2.5 V, Current Strength: Default @@ -88,7 +88,7 @@ input I15; // I7 => Location: PIN_88, I/O Standard: 2.5 V, Current Strength: Default // Sel3 => Location: PIN_89, I/O Standard: 2.5 V, Current Strength: Default // I2 => Location: PIN_74, I/O Standard: 2.5 V, Current Strength: Default -// ze => Location: PIN_90, I/O Standard: 2.5 V, Current Strength: Default +// I1 => Location: PIN_90, I/O Standard: 2.5 V, Current Strength: Default // I0 => Location: PIN_91, I/O Standard: 2.5 V, Current Strength: Default // I3 => Location: PIN_84, I/O Standard: 2.5 V, Current Strength: Default // I13 => Location: PIN_66, I/O Standard: 2.5 V, Current Strength: Default @@ -108,7 +108,7 @@ assign unknown = 1'bx; tri1 devclrn; tri1 devpor; tri1 devoe; -wire \pin_name1~output_o ; +wire \Y~output_o ; wire \I14~input_o ; wire \Sel2~input_o ; wire \Sel1~input_o ; @@ -126,7 +126,7 @@ wire \inst14|inst2~3_combout ; wire \Sel4~input_o ; wire \Sel3~input_o ; wire \I2~input_o ; -wire \ze~input_o ; +wire \I1~input_o ; wire \I0~input_o ; wire \inst14|inst2~4_combout ; wire \I3~input_o ; @@ -147,16 +147,16 @@ hard_block auto_generated_inst( .devoe(devoe)); // Location: IOOBUF_X34_Y4_N23 -cycloneive_io_obuf \pin_name1~output ( +cycloneive_io_obuf \Y~output ( .i(\inst14|inst2~9_combout ), .oe(vcc), .seriesterminationcontrol(16'b0000000000000000), .devoe(devoe), - .o(\pin_name1~output_o ), + .o(\Y~output_o ), .obar()); // synopsys translate_off -defparam \pin_name1~output .bus_hold = "false"; -defparam \pin_name1~output .open_drain_output = "false"; +defparam \Y~output .bus_hold = "false"; +defparam \Y~output .open_drain_output = "false"; // synopsys translate_on // Location: IOIBUF_X23_Y24_N8 @@ -358,13 +358,13 @@ defparam \I2~input .simulate_z_as = "z"; // synopsys translate_on // Location: IOIBUF_X34_Y12_N8 -cycloneive_io_ibuf \ze~input ( - .i(ze), +cycloneive_io_ibuf \I1~input ( + .i(I1), .ibar(gnd), - .o(\ze~input_o )); + .o(\I1~input_o )); // synopsys translate_off -defparam \ze~input .bus_hold = "false"; -defparam \ze~input .simulate_z_as = "z"; +defparam \I1~input .bus_hold = "false"; +defparam \I1~input .simulate_z_as = "z"; // synopsys translate_on // Location: IOIBUF_X34_Y12_N1 @@ -380,9 +380,9 @@ defparam \I0~input .simulate_z_as = "z"; // Location: LCCOMB_X33_Y8_N8 cycloneive_lcell_comb \inst14|inst2~4 ( // Equation(s): -// \inst14|inst2~4_combout = (\Sel2~input_o & (((\Sel1~input_o )))) # (!\Sel2~input_o & ((\Sel1~input_o & (\ze~input_o )) # (!\Sel1~input_o & ((\I0~input_o ))))) +// \inst14|inst2~4_combout = (\Sel2~input_o & (((\Sel1~input_o )))) # (!\Sel2~input_o & ((\Sel1~input_o & (\I1~input_o )) # (!\Sel1~input_o & ((\I0~input_o ))))) - .dataa(\ze~input_o ), + .dataa(\I1~input_o ), .datab(\Sel2~input_o ), .datac(\Sel1~input_o ), .datad(\I0~input_o ), @@ -529,7 +529,7 @@ defparam \inst14|inst2~9 .lut_mask = 16'hBC8C; defparam \inst14|inst2~9 .sum_lutc_input = "datac"; // synopsys translate_on -assign pin_name1 = \pin_name1~output_o ; +assign Y = \Y~output_o ; endmodule diff --git a/1ano/isd/quartus-projects/MuxDemo/simulation/modelsim/MuxDemo_modelsim.xrf b/1ano/isd/quartus-projects/MuxDemo/simulation/modelsim/MuxDemo_modelsim.xrf index 80f72db..6ad85f3 100644 --- a/1ano/isd/quartus-projects/MuxDemo/simulation/modelsim/MuxDemo_modelsim.xrf +++ b/1ano/isd/quartus-projects/MuxDemo/simulation/modelsim/MuxDemo_modelsim.xrf @@ -1,9 +1,9 @@ vendor_name = ModelSim source_file = 1, /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Mux16_1.bdf -source_file = 1, /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Waveform.vwf +source_file = 1, Waveform.vwf source_file = 1, /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Mux2_1.bdf design_name = Mux16_1 -instance = comp, \pin_name1~output , pin_name1~output, Mux16_1, 1 +instance = comp, \Y~output , Y~output, Mux16_1, 1 instance = comp, \I14~input , I14~input, Mux16_1, 1 instance = comp, \Sel2~input , Sel2~input, Mux16_1, 1 instance = comp, \Sel1~input , Sel1~input, Mux16_1, 1 @@ -21,7 +21,7 @@ instance = comp, \inst14|inst2~3 , inst14|inst2~3, Mux16_1, 1 instance = comp, \Sel4~input , Sel4~input, Mux16_1, 1 instance = comp, \Sel3~input , Sel3~input, Mux16_1, 1 instance = comp, \I2~input , I2~input, Mux16_1, 1 -instance = comp, \ze~input , ze~input, Mux16_1, 1 +instance = comp, \I1~input , I1~input, Mux16_1, 1 instance = comp, \I0~input , I0~input, Mux16_1, 1 instance = comp, \inst14|inst2~4 , inst14|inst2~4, Mux16_1, 1 instance = comp, \I3~input , I3~input, Mux16_1, 1 diff --git a/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/MuxDemo.do b/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/MuxDemo.do index 17dd910..aa9aa26 100644 --- a/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/MuxDemo.do +++ b/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/MuxDemo.do @@ -1,7 +1,7 @@ onerror {exit -code 1} vlib work vcom -work work MuxDemo.vho -vcom -work work Waveform.vwf.vht +vcom -work work Waveform1.vwf.vht vsim -c -t 1ps -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Mux16_1_vhd_vec_tst vcd file -direction MuxDemo.msim.vcd vcd add -internal Mux16_1_vhd_vec_tst/* @@ -15,4 +15,3 @@ proc simTimestamp {} { after 2500 simTimestamp run -all quit -f - diff --git a/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/MuxDemo.vho b/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/MuxDemo.vho index 862248c..1bc8e2b 100644 --- a/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/MuxDemo.vho +++ b/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/MuxDemo.vho @@ -17,7 +17,7 @@ -- PROGRAM "Quartus Prime" -- VERSION "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" --- DATE "11/18/2022 14:55:36" +-- DATE "01/25/2023 23:43:19" -- -- Device: Altera EP4CE6E22C6 Package TQFP144 @@ -77,13 +77,13 @@ USE IEEE.STD_LOGIC_1164.ALL; ENTITY Mux16_1 IS PORT ( - pin_name1 : OUT std_logic; + Y : OUT std_logic; Sel4 : IN std_logic; Sel3 : IN std_logic; Sel2 : IN std_logic; Sel1 : IN std_logic; I0 : IN std_logic; - ze : IN std_logic; + I1 : IN std_logic; I2 : IN std_logic; I3 : IN std_logic; I4 : IN std_logic; @@ -102,7 +102,7 @@ ENTITY Mux16_1 IS END Mux16_1; -- Design Ports Information --- pin_name1 => Location: PIN_76, I/O Standard: 2.5 V, Current Strength: Default +-- Y => Location: PIN_76, I/O Standard: 2.5 V, Current Strength: Default -- I10 => Location: PIN_46, I/O Standard: 2.5 V, Current Strength: Default -- Sel2 => Location: PIN_80, I/O Standard: 2.5 V, Current Strength: Default -- I9 => Location: PIN_65, I/O Standard: 2.5 V, Current Strength: Default @@ -116,7 +116,7 @@ END Mux16_1; -- I7 => Location: PIN_88, I/O Standard: 2.5 V, Current Strength: Default -- Sel3 => Location: PIN_89, I/O Standard: 2.5 V, Current Strength: Default -- I2 => Location: PIN_74, I/O Standard: 2.5 V, Current Strength: Default --- ze => Location: PIN_90, I/O Standard: 2.5 V, Current Strength: Default +-- I1 => Location: PIN_90, I/O Standard: 2.5 V, Current Strength: Default -- I0 => Location: PIN_91, I/O Standard: 2.5 V, Current Strength: Default -- I3 => Location: PIN_84, I/O Standard: 2.5 V, Current Strength: Default -- I13 => Location: PIN_66, I/O Standard: 2.5 V, Current Strength: Default @@ -135,13 +135,13 @@ SIGNAL devpor : std_logic := '1'; SIGNAL ww_devoe : std_logic; SIGNAL ww_devclrn : std_logic; SIGNAL ww_devpor : std_logic; -SIGNAL ww_pin_name1 : std_logic; +SIGNAL ww_Y : std_logic; SIGNAL ww_Sel4 : std_logic; SIGNAL ww_Sel3 : std_logic; SIGNAL ww_Sel2 : std_logic; SIGNAL ww_Sel1 : std_logic; SIGNAL ww_I0 : std_logic; -SIGNAL ww_ze : std_logic; +SIGNAL ww_I1 : std_logic; SIGNAL ww_I2 : std_logic; SIGNAL ww_I3 : std_logic; SIGNAL ww_I4 : std_logic; @@ -156,7 +156,7 @@ SIGNAL ww_I12 : std_logic; SIGNAL ww_I13 : std_logic; SIGNAL ww_I14 : std_logic; SIGNAL ww_I15 : std_logic; -SIGNAL \pin_name1~output_o\ : std_logic; +SIGNAL \Y~output_o\ : std_logic; SIGNAL \I14~input_o\ : std_logic; SIGNAL \Sel2~input_o\ : std_logic; SIGNAL \Sel1~input_o\ : std_logic; @@ -174,7 +174,7 @@ SIGNAL \inst14|inst2~3_combout\ : std_logic; SIGNAL \Sel4~input_o\ : std_logic; SIGNAL \Sel3~input_o\ : std_logic; SIGNAL \I2~input_o\ : std_logic; -SIGNAL \ze~input_o\ : std_logic; +SIGNAL \I1~input_o\ : std_logic; SIGNAL \I0~input_o\ : std_logic; SIGNAL \inst14|inst2~4_combout\ : std_logic; SIGNAL \I3~input_o\ : std_logic; @@ -197,13 +197,13 @@ END COMPONENT; BEGIN -pin_name1 <= ww_pin_name1; +Y <= ww_Y; ww_Sel4 <= Sel4; ww_Sel3 <= Sel3; ww_Sel2 <= Sel2; ww_Sel1 <= Sel1; ww_I0 <= I0; -ww_ze <= ze; +ww_I1 <= I1; ww_I2 <= I2; ww_I3 <= I3; ww_I4 <= I4; @@ -228,7 +228,7 @@ PORT MAP ( devpor => ww_devpor); -- Location: IOOBUF_X34_Y4_N23 -\pin_name1~output\ : cycloneive_io_obuf +\Y~output\ : cycloneive_io_obuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", @@ -237,7 +237,7 @@ GENERIC MAP ( PORT MAP ( i => \inst14|inst2~9_combout\, devoe => ww_devoe, - o => \pin_name1~output_o\); + o => \Y~output_o\); -- Location: IOIBUF_X23_Y24_N8 \I14~input\ : cycloneive_io_ibuf @@ -451,15 +451,15 @@ PORT MAP ( o => \I2~input_o\); -- Location: IOIBUF_X34_Y12_N8 -\ze~input\ : cycloneive_io_ibuf +\I1~input\ : cycloneive_io_ibuf -- pragma translate_off GENERIC MAP ( bus_hold => "false", simulate_z_as => "z") -- pragma translate_on PORT MAP ( - i => ww_ze, - o => \ze~input_o\); + i => ww_I1, + o => \I1~input_o\); -- Location: IOIBUF_X34_Y12_N1 \I0~input\ : cycloneive_io_ibuf @@ -475,7 +475,7 @@ PORT MAP ( -- Location: LCCOMB_X33_Y8_N8 \inst14|inst2~4\ : cycloneive_lcell_comb -- Equation(s): --- \inst14|inst2~4_combout\ = (\Sel2~input_o\ & (((\Sel1~input_o\)))) # (!\Sel2~input_o\ & ((\Sel1~input_o\ & (\ze~input_o\)) # (!\Sel1~input_o\ & ((\I0~input_o\))))) +-- \inst14|inst2~4_combout\ = (\Sel2~input_o\ & (((\Sel1~input_o\)))) # (!\Sel2~input_o\ & ((\Sel1~input_o\ & (\I1~input_o\)) # (!\Sel1~input_o\ & ((\I0~input_o\))))) -- pragma translate_off GENERIC MAP ( @@ -483,7 +483,7 @@ GENERIC MAP ( sum_lutc_input => "datac") -- pragma translate_on PORT MAP ( - dataa => \ze~input_o\, + dataa => \I1~input_o\, datab => \Sel2~input_o\, datac => \Sel1~input_o\, datad => \I0~input_o\, @@ -629,7 +629,7 @@ PORT MAP ( datad => \inst14|inst2~1_combout\, combout => \inst14|inst2~9_combout\); -ww_pin_name1 <= \pin_name1~output_o\; +ww_Y <= \Y~output_o\; END structure; diff --git a/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/MuxDemo_modelsim.xrf b/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/MuxDemo_modelsim.xrf index 4dbcb47..79c3e65 100644 --- a/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/MuxDemo_modelsim.xrf +++ b/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/MuxDemo_modelsim.xrf @@ -1,10 +1,10 @@ vendor_name = ModelSim source_file = 1, /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Mux16_1.bdf -source_file = 1, /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Waveform.vwf +source_file = 1, Waveform.vwf source_file = 1, /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/Mux2_1.bdf design_name = hard_block design_name = Mux16_1 -instance = comp, \pin_name1~output\, pin_name1~output, Mux16_1, 1 +instance = comp, \Y~output\, Y~output, Mux16_1, 1 instance = comp, \I14~input\, I14~input, Mux16_1, 1 instance = comp, \Sel2~input\, Sel2~input, Mux16_1, 1 instance = comp, \Sel1~input\, Sel1~input, Mux16_1, 1 @@ -22,7 +22,7 @@ instance = comp, \inst14|inst2~3\, inst14|inst2~3, Mux16_1, 1 instance = comp, \Sel4~input\, Sel4~input, Mux16_1, 1 instance = comp, \Sel3~input\, Sel3~input, Mux16_1, 1 instance = comp, \I2~input\, I2~input, Mux16_1, 1 -instance = comp, \ze~input\, ze~input, Mux16_1, 1 +instance = comp, \I1~input\, I1~input, Mux16_1, 1 instance = comp, \I0~input\, I0~input, Mux16_1, 1 instance = comp, \inst14|inst2~4\, inst14|inst2~4, Mux16_1, 1 instance = comp, \I3~input\, I3~input, Mux16_1, 1 diff --git a/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/Waveform1.vwf.vht b/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/Waveform1.vwf.vht new file mode 100644 index 0000000..44bb38a --- /dev/null +++ b/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/Waveform1.vwf.vht @@ -0,0 +1,3376 @@ +-- Copyright (C) 2020 Intel Corporation. All rights reserved. +-- Your use of Intel Corporation's design tools, logic functions +-- and other software and tools, and any partner logic +-- functions, and any output files from any of the foregoing +-- (including device programming or simulation files), and any +-- associated documentation or information are expressly subject +-- to the terms and conditions of the Intel Program License +-- Subscription Agreement, the Intel Quartus Prime License Agreement, +-- the Intel FPGA IP License Agreement, or other applicable license +-- agreement, including, without limitation, that your use is for +-- the sole purpose of programming logic devices manufactured by +-- Intel and sold by Intel or its authorized distributors. Please +-- refer to the applicable agreement for further details, at +-- https://fpgasoftware.intel.com/eula. + +-- ***************************************************************************** +-- This file contains a Vhdl test bench with test vectors .The test vectors +-- are exported from a vector file in the Quartus Waveform Editor and apply to +-- the top level entity of the current Quartus project .The user can use this +-- testbench to simulate his design using a third-party simulation tool . +-- ***************************************************************************** +-- Generated on "01/25/2023 23:43:18" + +-- Vhdl Test Bench(with test vectors) for design : Mux16_1 +-- +-- Simulation tool : 3rd Party +-- + +LIBRARY ieee; +USE ieee.std_logic_1164.all; + +ENTITY Mux16_1_vhd_vec_tst IS +END Mux16_1_vhd_vec_tst; +ARCHITECTURE Mux16_1_arch OF Mux16_1_vhd_vec_tst IS +-- constants +-- signals +SIGNAL I0 : STD_LOGIC; +SIGNAL I1 : STD_LOGIC; +SIGNAL I2 : STD_LOGIC; +SIGNAL I3 : STD_LOGIC; +SIGNAL I4 : STD_LOGIC; +SIGNAL I5 : STD_LOGIC; +SIGNAL I6 : STD_LOGIC; +SIGNAL I7 : STD_LOGIC; +SIGNAL I8 : STD_LOGIC; +SIGNAL I9 : STD_LOGIC; +SIGNAL I10 : STD_LOGIC; +SIGNAL I11 : STD_LOGIC; +SIGNAL I12 : STD_LOGIC; +SIGNAL I13 : STD_LOGIC; +SIGNAL I14 : STD_LOGIC; +SIGNAL I15 : STD_LOGIC; +SIGNAL Sel1 : STD_LOGIC; +SIGNAL Sel2 : STD_LOGIC; +SIGNAL Sel3 : STD_LOGIC; +SIGNAL Sel4 : STD_LOGIC; +SIGNAL Y : STD_LOGIC; +COMPONENT Mux16_1 + PORT ( + I0 : IN STD_LOGIC; + I1 : IN STD_LOGIC; + I2 : IN STD_LOGIC; + I3 : IN STD_LOGIC; + I4 : IN STD_LOGIC; + I5 : IN STD_LOGIC; + I6 : IN STD_LOGIC; + I7 : IN STD_LOGIC; + I8 : IN STD_LOGIC; + I9 : IN STD_LOGIC; + I10 : IN STD_LOGIC; + I11 : IN STD_LOGIC; + I12 : IN STD_LOGIC; + I13 : IN STD_LOGIC; + I14 : IN STD_LOGIC; + I15 : IN STD_LOGIC; + Sel1 : IN STD_LOGIC; + Sel2 : IN STD_LOGIC; + Sel3 : IN STD_LOGIC; + Sel4 : IN STD_LOGIC; + Y : OUT STD_LOGIC + ); +END COMPONENT; +BEGIN + i1 : Mux16_1 + PORT MAP ( +-- list connections between master ports and signals + I0 => I0, + I1 => I1, + I2 => I2, + I3 => I3, + I4 => I4, + I5 => I5, + I6 => I6, + I7 => I7, + I8 => I8, + I9 => I9, + I10 => I10, + I11 => I11, + I12 => I12, + I13 => I13, + I14 => I14, + I15 => I15, + Sel1 => Sel1, + Sel2 => Sel2, + Sel3 => Sel3, + Sel4 => Sel4, + Y => Y + ); + +-- I0 +t_prcs_I0: PROCESS +BEGIN + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 10000 ps; + I0 <= '0'; + WAIT FOR 15000 ps; + I0 <= '1'; + WAIT FOR 10000 ps; + I0 <= '0'; + WAIT FOR 20000 ps; + I0 <= '1'; + WAIT FOR 20000 ps; + I0 <= '0'; + WAIT FOR 10000 ps; + I0 <= '1'; + WAIT FOR 10000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; + WAIT FOR 15000 ps; + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 15000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 10000 ps; + I0 <= '0'; + WAIT FOR 15000 ps; + I0 <= '1'; + WAIT FOR 15000 ps; + I0 <= '0'; + WAIT FOR 10000 ps; + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; + WAIT FOR 20000 ps; + I0 <= '1'; + WAIT FOR 15000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 20000 ps; + I0 <= '0'; + WAIT FOR 25000 ps; + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 10000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 15000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 10000 ps; + I0 <= '0'; + WAIT FOR 10000 ps; + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; + WAIT FOR 10000 ps; + I0 <= '1'; + WAIT FOR 10000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; + WAIT FOR 10000 ps; + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; + WAIT FOR 10000 ps; + I0 <= '1'; + WAIT FOR 10000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; + WAIT FOR 25000 ps; + I0 <= '1'; + WAIT FOR 10000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 10000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 10000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; + WAIT FOR 10000 ps; + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 15000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 10000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; + WAIT FOR 10000 ps; + I0 <= '1'; + WAIT FOR 10000 ps; + I0 <= '0'; + WAIT FOR 10000 ps; + I0 <= '1'; + WAIT FOR 25000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 20000 ps; + I0 <= '0'; + WAIT FOR 10000 ps; + I0 <= '1'; + WAIT FOR 15000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 15000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 50000 ps; + I0 <= '0'; + WAIT FOR 10000 ps; + I0 <= '1'; + WAIT FOR 10000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; + WAIT FOR 30000 ps; + I0 <= '1'; + WAIT FOR 30000 ps; + I0 <= '0'; + WAIT FOR 10000 ps; + I0 <= '1'; + WAIT FOR 10000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 10000 ps; + I0 <= '0'; + WAIT FOR 5000 ps; + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; + WAIT FOR 25000 ps; + I0 <= '1'; + WAIT FOR 5000 ps; + I0 <= '0'; +WAIT; +END PROCESS t_prcs_I0; + +-- I1 +t_prcs_I1: PROCESS +BEGIN + I1 <= '0'; + WAIT FOR 15000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 10000 ps; + I1 <= '0'; + WAIT FOR 15000 ps; + I1 <= '1'; + WAIT FOR 10000 ps; + I1 <= '0'; + WAIT FOR 15000 ps; + I1 <= '1'; + WAIT FOR 25000 ps; + I1 <= '0'; + WAIT FOR 10000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 10000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 10000 ps; + I1 <= '1'; + WAIT FOR 10000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 15000 ps; + I1 <= '1'; + WAIT FOR 15000 ps; + I1 <= '0'; + WAIT FOR 15000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 15000 ps; + I1 <= '1'; + WAIT FOR 15000 ps; + I1 <= '0'; + WAIT FOR 35000 ps; + I1 <= '1'; + WAIT FOR 15000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 15000 ps; + I1 <= '0'; + WAIT FOR 30000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 10000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 10000 ps; + I1 <= '1'; + WAIT FOR 15000 ps; + I1 <= '0'; + WAIT FOR 10000 ps; + I1 <= '1'; + WAIT FOR 10000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 15000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 15000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 10000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 10000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 10000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 10000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 15000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 20000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 10000 ps; + I1 <= '1'; + WAIT FOR 15000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 15000 ps; + I1 <= '1'; + WAIT FOR 15000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 15000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 10000 ps; + I1 <= '0'; + WAIT FOR 15000 ps; + I1 <= '1'; + WAIT FOR 10000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 10000 ps; + I1 <= '1'; + WAIT FOR 10000 ps; + I1 <= '0'; + WAIT FOR 15000 ps; + I1 <= '1'; + WAIT FOR 30000 ps; + I1 <= '0'; + WAIT FOR 35000 ps; + I1 <= '1'; + WAIT FOR 15000 ps; + I1 <= '0'; + WAIT FOR 10000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 10000 ps; + I1 <= '1'; + WAIT FOR 15000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 5000 ps; + I1 <= '1'; + WAIT FOR 5000 ps; + I1 <= '0'; + WAIT FOR 10000 ps; + I1 <= '1'; + WAIT FOR 30000 ps; + I1 <= '0'; +WAIT; +END PROCESS t_prcs_I1; + +-- I2 +t_prcs_I2: PROCESS +BEGIN + I2 <= '0'; + WAIT FOR 15000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 10000 ps; + I2 <= '0'; + WAIT FOR 15000 ps; + I2 <= '1'; + WAIT FOR 10000 ps; + I2 <= '0'; + WAIT FOR 15000 ps; + I2 <= '1'; + WAIT FOR 25000 ps; + I2 <= '0'; + WAIT FOR 10000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 10000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 10000 ps; + I2 <= '1'; + WAIT FOR 10000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 15000 ps; + I2 <= '1'; + WAIT FOR 15000 ps; + I2 <= '0'; + WAIT FOR 15000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 15000 ps; + I2 <= '1'; + WAIT FOR 15000 ps; + I2 <= '0'; + WAIT FOR 35000 ps; + I2 <= '1'; + WAIT FOR 15000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 15000 ps; + I2 <= '0'; + WAIT FOR 30000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 10000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 10000 ps; + I2 <= '1'; + WAIT FOR 15000 ps; + I2 <= '0'; + WAIT FOR 10000 ps; + I2 <= '1'; + WAIT FOR 10000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 15000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 15000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 10000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 10000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 10000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 10000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 15000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 20000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 10000 ps; + I2 <= '1'; + WAIT FOR 15000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 15000 ps; + I2 <= '1'; + WAIT FOR 15000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 15000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 10000 ps; + I2 <= '0'; + WAIT FOR 15000 ps; + I2 <= '1'; + WAIT FOR 10000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 10000 ps; + I2 <= '1'; + WAIT FOR 10000 ps; + I2 <= '0'; + WAIT FOR 15000 ps; + I2 <= '1'; + WAIT FOR 30000 ps; + I2 <= '0'; + WAIT FOR 35000 ps; + I2 <= '1'; + WAIT FOR 15000 ps; + I2 <= '0'; + WAIT FOR 10000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 10000 ps; + I2 <= '1'; + WAIT FOR 15000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 5000 ps; + I2 <= '1'; + WAIT FOR 5000 ps; + I2 <= '0'; + WAIT FOR 10000 ps; + I2 <= '1'; + WAIT FOR 30000 ps; + I2 <= '0'; +WAIT; +END PROCESS t_prcs_I2; + +-- I3 +t_prcs_I3: PROCESS +BEGIN + I3 <= '0'; + WAIT FOR 25000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 10000 ps; + I3 <= '1'; + WAIT FOR 10000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 10000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 20000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 15000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 25000 ps; + I3 <= '0'; + WAIT FOR 10000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 20000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 25000 ps; + I3 <= '0'; + WAIT FOR 10000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 10000 ps; + I3 <= '0'; + WAIT FOR 20000 ps; + I3 <= '1'; + WAIT FOR 25000 ps; + I3 <= '0'; + WAIT FOR 10000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 25000 ps; + I3 <= '1'; + WAIT FOR 20000 ps; + I3 <= '0'; + WAIT FOR 10000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 10000 ps; + I3 <= '0'; + WAIT FOR 15000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 20000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 20000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 10000 ps; + I3 <= '1'; + WAIT FOR 15000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 20000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 10000 ps; + I3 <= '0'; + WAIT FOR 20000 ps; + I3 <= '1'; + WAIT FOR 10000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 15000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 10000 ps; + I3 <= '1'; + WAIT FOR 15000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 15000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 15000 ps; + I3 <= '0'; + WAIT FOR 10000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 30000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 30000 ps; + I3 <= '0'; + WAIT FOR 10000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 55000 ps; + I3 <= '1'; + WAIT FOR 10000 ps; + I3 <= '0'; + WAIT FOR 10000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 10000 ps; + I3 <= '0'; + WAIT FOR 10000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 5000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; + WAIT FOR 10000 ps; + I3 <= '0'; + WAIT FOR 5000 ps; + I3 <= '1'; +WAIT; +END PROCESS t_prcs_I3; + +-- I4 +t_prcs_I4: PROCESS +BEGIN + I4 <= '0'; + WAIT FOR 25000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 10000 ps; + I4 <= '1'; + WAIT FOR 10000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 10000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 20000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 15000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 25000 ps; + I4 <= '0'; + WAIT FOR 10000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 20000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 25000 ps; + I4 <= '0'; + WAIT FOR 10000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 10000 ps; + I4 <= '0'; + WAIT FOR 20000 ps; + I4 <= '1'; + WAIT FOR 25000 ps; + I4 <= '0'; + WAIT FOR 10000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 25000 ps; + I4 <= '1'; + WAIT FOR 20000 ps; + I4 <= '0'; + WAIT FOR 10000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 10000 ps; + I4 <= '0'; + WAIT FOR 15000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 20000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 20000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 10000 ps; + I4 <= '1'; + WAIT FOR 15000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 20000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 10000 ps; + I4 <= '0'; + WAIT FOR 20000 ps; + I4 <= '1'; + WAIT FOR 10000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 15000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 10000 ps; + I4 <= '1'; + WAIT FOR 15000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 15000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 15000 ps; + I4 <= '0'; + WAIT FOR 10000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 30000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 30000 ps; + I4 <= '0'; + WAIT FOR 10000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 55000 ps; + I4 <= '1'; + WAIT FOR 10000 ps; + I4 <= '0'; + WAIT FOR 10000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 10000 ps; + I4 <= '0'; + WAIT FOR 10000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 5000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; + WAIT FOR 10000 ps; + I4 <= '0'; + WAIT FOR 5000 ps; + I4 <= '1'; +WAIT; +END PROCESS t_prcs_I4; + +-- I5 +t_prcs_I5: PROCESS +BEGIN + I5 <= '0'; + WAIT FOR 25000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 10000 ps; + I5 <= '1'; + WAIT FOR 10000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 10000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 20000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 15000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 25000 ps; + I5 <= '0'; + WAIT FOR 10000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 20000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 25000 ps; + I5 <= '0'; + WAIT FOR 10000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 10000 ps; + I5 <= '0'; + WAIT FOR 20000 ps; + I5 <= '1'; + WAIT FOR 25000 ps; + I5 <= '0'; + WAIT FOR 10000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 25000 ps; + I5 <= '1'; + WAIT FOR 20000 ps; + I5 <= '0'; + WAIT FOR 10000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 10000 ps; + I5 <= '0'; + WAIT FOR 15000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 20000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 20000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 10000 ps; + I5 <= '1'; + WAIT FOR 15000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 20000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 10000 ps; + I5 <= '0'; + WAIT FOR 20000 ps; + I5 <= '1'; + WAIT FOR 10000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 15000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 10000 ps; + I5 <= '1'; + WAIT FOR 15000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 15000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 15000 ps; + I5 <= '0'; + WAIT FOR 10000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 30000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 30000 ps; + I5 <= '0'; + WAIT FOR 10000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 55000 ps; + I5 <= '1'; + WAIT FOR 10000 ps; + I5 <= '0'; + WAIT FOR 10000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 10000 ps; + I5 <= '0'; + WAIT FOR 10000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 5000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; + WAIT FOR 10000 ps; + I5 <= '0'; + WAIT FOR 5000 ps; + I5 <= '1'; +WAIT; +END PROCESS t_prcs_I5; + +-- I6 +t_prcs_I6: PROCESS +BEGIN + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 10000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 15000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 10000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 15000 ps; + I6 <= '0'; + WAIT FOR 30000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 15000 ps; + I6 <= '1'; + WAIT FOR 10000 ps; + I6 <= '0'; + WAIT FOR 15000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 10000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 15000 ps; + I6 <= '0'; + WAIT FOR 10000 ps; + I6 <= '1'; + WAIT FOR 20000 ps; + I6 <= '0'; + WAIT FOR 10000 ps; + I6 <= '1'; + WAIT FOR 15000 ps; + I6 <= '0'; + WAIT FOR 45000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 25000 ps; + I6 <= '0'; + WAIT FOR 10000 ps; + I6 <= '1'; + WAIT FOR 15000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 10000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 10000 ps; + I6 <= '0'; + WAIT FOR 15000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 10000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 15000 ps; + I6 <= '0'; + WAIT FOR 10000 ps; + I6 <= '1'; + WAIT FOR 15000 ps; + I6 <= '0'; + WAIT FOR 10000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 15000 ps; + I6 <= '1'; + WAIT FOR 15000 ps; + I6 <= '0'; + WAIT FOR 10000 ps; + I6 <= '1'; + WAIT FOR 15000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 15000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 10000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 10000 ps; + I6 <= '1'; + WAIT FOR 10000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 15000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 10000 ps; + I6 <= '0'; + WAIT FOR 10000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 10000 ps; + I6 <= '0'; + WAIT FOR 10000 ps; + I6 <= '1'; + WAIT FOR 35000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 20000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 5000 ps; + I6 <= '0'; + WAIT FOR 10000 ps; + I6 <= '1'; + WAIT FOR 35000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 20000 ps; + I6 <= '0'; + WAIT FOR 5000 ps; + I6 <= '1'; + WAIT FOR 10000 ps; + I6 <= '0'; + WAIT FOR 15000 ps; + I6 <= '1'; + WAIT FOR 15000 ps; + I6 <= '0'; + WAIT FOR 10000 ps; + I6 <= '1'; +WAIT; +END PROCESS t_prcs_I6; + +-- I7 +t_prcs_I7: PROCESS +BEGIN + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 10000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 15000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 10000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 15000 ps; + I7 <= '0'; + WAIT FOR 30000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 15000 ps; + I7 <= '1'; + WAIT FOR 10000 ps; + I7 <= '0'; + WAIT FOR 15000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 10000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 15000 ps; + I7 <= '0'; + WAIT FOR 10000 ps; + I7 <= '1'; + WAIT FOR 20000 ps; + I7 <= '0'; + WAIT FOR 10000 ps; + I7 <= '1'; + WAIT FOR 15000 ps; + I7 <= '0'; + WAIT FOR 45000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 25000 ps; + I7 <= '0'; + WAIT FOR 10000 ps; + I7 <= '1'; + WAIT FOR 15000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 10000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 10000 ps; + I7 <= '0'; + WAIT FOR 15000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 10000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 15000 ps; + I7 <= '0'; + WAIT FOR 10000 ps; + I7 <= '1'; + WAIT FOR 15000 ps; + I7 <= '0'; + WAIT FOR 10000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 15000 ps; + I7 <= '1'; + WAIT FOR 15000 ps; + I7 <= '0'; + WAIT FOR 10000 ps; + I7 <= '1'; + WAIT FOR 15000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 15000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 10000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 10000 ps; + I7 <= '1'; + WAIT FOR 10000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 15000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 10000 ps; + I7 <= '0'; + WAIT FOR 10000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 10000 ps; + I7 <= '0'; + WAIT FOR 10000 ps; + I7 <= '1'; + WAIT FOR 35000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 20000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 5000 ps; + I7 <= '0'; + WAIT FOR 10000 ps; + I7 <= '1'; + WAIT FOR 35000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 20000 ps; + I7 <= '0'; + WAIT FOR 5000 ps; + I7 <= '1'; + WAIT FOR 10000 ps; + I7 <= '0'; + WAIT FOR 15000 ps; + I7 <= '1'; + WAIT FOR 15000 ps; + I7 <= '0'; + WAIT FOR 10000 ps; + I7 <= '1'; +WAIT; +END PROCESS t_prcs_I7; + +-- I8 +t_prcs_I8: PROCESS +BEGIN + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 10000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 15000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 10000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 15000 ps; + I8 <= '0'; + WAIT FOR 30000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 15000 ps; + I8 <= '1'; + WAIT FOR 10000 ps; + I8 <= '0'; + WAIT FOR 15000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 10000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 15000 ps; + I8 <= '0'; + WAIT FOR 10000 ps; + I8 <= '1'; + WAIT FOR 20000 ps; + I8 <= '0'; + WAIT FOR 10000 ps; + I8 <= '1'; + WAIT FOR 15000 ps; + I8 <= '0'; + WAIT FOR 45000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 25000 ps; + I8 <= '0'; + WAIT FOR 10000 ps; + I8 <= '1'; + WAIT FOR 15000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 10000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 10000 ps; + I8 <= '0'; + WAIT FOR 15000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 10000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 15000 ps; + I8 <= '0'; + WAIT FOR 10000 ps; + I8 <= '1'; + WAIT FOR 15000 ps; + I8 <= '0'; + WAIT FOR 10000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 15000 ps; + I8 <= '1'; + WAIT FOR 15000 ps; + I8 <= '0'; + WAIT FOR 10000 ps; + I8 <= '1'; + WAIT FOR 15000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 15000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 10000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 10000 ps; + I8 <= '1'; + WAIT FOR 10000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 15000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 10000 ps; + I8 <= '0'; + WAIT FOR 10000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 10000 ps; + I8 <= '0'; + WAIT FOR 10000 ps; + I8 <= '1'; + WAIT FOR 35000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 20000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 5000 ps; + I8 <= '0'; + WAIT FOR 10000 ps; + I8 <= '1'; + WAIT FOR 35000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 20000 ps; + I8 <= '0'; + WAIT FOR 5000 ps; + I8 <= '1'; + WAIT FOR 10000 ps; + I8 <= '0'; + WAIT FOR 15000 ps; + I8 <= '1'; + WAIT FOR 15000 ps; + I8 <= '0'; + WAIT FOR 10000 ps; + I8 <= '1'; +WAIT; +END PROCESS t_prcs_I8; + +-- I9 +t_prcs_I9: PROCESS +BEGIN + I9 <= '0'; + WAIT FOR 10000 ps; + I9 <= '1'; + WAIT FOR 5000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 15000 ps; + I9 <= '0'; + WAIT FOR 10000 ps; + I9 <= '1'; + WAIT FOR 5000 ps; + I9 <= '0'; + WAIT FOR 25000 ps; + I9 <= '1'; + WAIT FOR 5000 ps; + I9 <= '0'; + WAIT FOR 10000 ps; + I9 <= '1'; + WAIT FOR 15000 ps; + I9 <= '0'; + WAIT FOR 20000 ps; + I9 <= '1'; + WAIT FOR 30000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 20000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 15000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 10000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 15000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 5000 ps; + I9 <= '0'; + WAIT FOR 10000 ps; + I9 <= '1'; + WAIT FOR 10000 ps; + I9 <= '0'; + WAIT FOR 15000 ps; + I9 <= '1'; + WAIT FOR 15000 ps; + I9 <= '0'; + WAIT FOR 10000 ps; + I9 <= '1'; + WAIT FOR 10000 ps; + I9 <= '0'; + WAIT FOR 15000 ps; + I9 <= '1'; + WAIT FOR 10000 ps; + I9 <= '0'; + WAIT FOR 10000 ps; + I9 <= '1'; + WAIT FOR 10000 ps; + I9 <= '0'; + WAIT FOR 10000 ps; + I9 <= '1'; + WAIT FOR 10000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 5000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 10000 ps; + I9 <= '0'; + WAIT FOR 10000 ps; + I9 <= '1'; + WAIT FOR 5000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 15000 ps; + I9 <= '0'; + WAIT FOR 15000 ps; + I9 <= '1'; + WAIT FOR 5000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 20000 ps; + I9 <= '0'; + WAIT FOR 15000 ps; + I9 <= '1'; + WAIT FOR 10000 ps; + I9 <= '0'; + WAIT FOR 10000 ps; + I9 <= '1'; + WAIT FOR 5000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 5000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 10000 ps; + I9 <= '0'; + WAIT FOR 20000 ps; + I9 <= '1'; + WAIT FOR 10000 ps; + I9 <= '0'; + WAIT FOR 20000 ps; + I9 <= '1'; + WAIT FOR 5000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 10000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 5000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 5000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 5000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 10000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 15000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 15000 ps; + I9 <= '0'; + WAIT FOR 10000 ps; + I9 <= '1'; + WAIT FOR 5000 ps; + I9 <= '0'; + WAIT FOR 15000 ps; + I9 <= '1'; + WAIT FOR 15000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 5000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 10000 ps; + I9 <= '0'; + WAIT FOR 25000 ps; + I9 <= '1'; + WAIT FOR 5000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 10000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 25000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 5000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 25000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 10000 ps; + I9 <= '0'; + WAIT FOR 10000 ps; + I9 <= '1'; + WAIT FOR 10000 ps; + I9 <= '0'; + WAIT FOR 5000 ps; + I9 <= '1'; + WAIT FOR 15000 ps; + I9 <= '0'; + WAIT FOR 20000 ps; + I9 <= '1'; + WAIT FOR 5000 ps; + I9 <= '0'; +WAIT; +END PROCESS t_prcs_I9; + +-- I10 +t_prcs_I10: PROCESS +BEGIN + I10 <= '0'; + WAIT FOR 10000 ps; + I10 <= '1'; + WAIT FOR 5000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 15000 ps; + I10 <= '0'; + WAIT FOR 10000 ps; + I10 <= '1'; + WAIT FOR 5000 ps; + I10 <= '0'; + WAIT FOR 25000 ps; + I10 <= '1'; + WAIT FOR 5000 ps; + I10 <= '0'; + WAIT FOR 10000 ps; + I10 <= '1'; + WAIT FOR 15000 ps; + I10 <= '0'; + WAIT FOR 20000 ps; + I10 <= '1'; + WAIT FOR 30000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 20000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 15000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 10000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 15000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 5000 ps; + I10 <= '0'; + WAIT FOR 10000 ps; + I10 <= '1'; + WAIT FOR 10000 ps; + I10 <= '0'; + WAIT FOR 15000 ps; + I10 <= '1'; + WAIT FOR 15000 ps; + I10 <= '0'; + WAIT FOR 10000 ps; + I10 <= '1'; + WAIT FOR 10000 ps; + I10 <= '0'; + WAIT FOR 15000 ps; + I10 <= '1'; + WAIT FOR 10000 ps; + I10 <= '0'; + WAIT FOR 10000 ps; + I10 <= '1'; + WAIT FOR 10000 ps; + I10 <= '0'; + WAIT FOR 10000 ps; + I10 <= '1'; + WAIT FOR 10000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 5000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 10000 ps; + I10 <= '0'; + WAIT FOR 10000 ps; + I10 <= '1'; + WAIT FOR 5000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 15000 ps; + I10 <= '0'; + WAIT FOR 15000 ps; + I10 <= '1'; + WAIT FOR 5000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 20000 ps; + I10 <= '0'; + WAIT FOR 15000 ps; + I10 <= '1'; + WAIT FOR 10000 ps; + I10 <= '0'; + WAIT FOR 10000 ps; + I10 <= '1'; + WAIT FOR 5000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 5000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 10000 ps; + I10 <= '0'; + WAIT FOR 20000 ps; + I10 <= '1'; + WAIT FOR 10000 ps; + I10 <= '0'; + WAIT FOR 20000 ps; + I10 <= '1'; + WAIT FOR 5000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 10000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 5000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 5000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 5000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 10000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 15000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 15000 ps; + I10 <= '0'; + WAIT FOR 10000 ps; + I10 <= '1'; + WAIT FOR 5000 ps; + I10 <= '0'; + WAIT FOR 15000 ps; + I10 <= '1'; + WAIT FOR 15000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 5000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 10000 ps; + I10 <= '0'; + WAIT FOR 25000 ps; + I10 <= '1'; + WAIT FOR 5000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 10000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 25000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 5000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 25000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 10000 ps; + I10 <= '0'; + WAIT FOR 10000 ps; + I10 <= '1'; + WAIT FOR 10000 ps; + I10 <= '0'; + WAIT FOR 5000 ps; + I10 <= '1'; + WAIT FOR 15000 ps; + I10 <= '0'; + WAIT FOR 20000 ps; + I10 <= '1'; + WAIT FOR 5000 ps; + I10 <= '0'; +WAIT; +END PROCESS t_prcs_I10; + +-- I11 +t_prcs_I11: PROCESS +BEGIN + I11 <= '0'; + WAIT FOR 10000 ps; + I11 <= '1'; + WAIT FOR 5000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 15000 ps; + I11 <= '0'; + WAIT FOR 10000 ps; + I11 <= '1'; + WAIT FOR 5000 ps; + I11 <= '0'; + WAIT FOR 25000 ps; + I11 <= '1'; + WAIT FOR 5000 ps; + I11 <= '0'; + WAIT FOR 10000 ps; + I11 <= '1'; + WAIT FOR 15000 ps; + I11 <= '0'; + WAIT FOR 20000 ps; + I11 <= '1'; + WAIT FOR 30000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 20000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 15000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 10000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 15000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 5000 ps; + I11 <= '0'; + WAIT FOR 10000 ps; + I11 <= '1'; + WAIT FOR 10000 ps; + I11 <= '0'; + WAIT FOR 15000 ps; + I11 <= '1'; + WAIT FOR 15000 ps; + I11 <= '0'; + WAIT FOR 10000 ps; + I11 <= '1'; + WAIT FOR 10000 ps; + I11 <= '0'; + WAIT FOR 15000 ps; + I11 <= '1'; + WAIT FOR 10000 ps; + I11 <= '0'; + WAIT FOR 10000 ps; + I11 <= '1'; + WAIT FOR 10000 ps; + I11 <= '0'; + WAIT FOR 10000 ps; + I11 <= '1'; + WAIT FOR 10000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 5000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 10000 ps; + I11 <= '0'; + WAIT FOR 10000 ps; + I11 <= '1'; + WAIT FOR 5000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 15000 ps; + I11 <= '0'; + WAIT FOR 15000 ps; + I11 <= '1'; + WAIT FOR 5000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 20000 ps; + I11 <= '0'; + WAIT FOR 15000 ps; + I11 <= '1'; + WAIT FOR 10000 ps; + I11 <= '0'; + WAIT FOR 10000 ps; + I11 <= '1'; + WAIT FOR 5000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 5000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 10000 ps; + I11 <= '0'; + WAIT FOR 20000 ps; + I11 <= '1'; + WAIT FOR 10000 ps; + I11 <= '0'; + WAIT FOR 20000 ps; + I11 <= '1'; + WAIT FOR 5000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 10000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 5000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 5000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 5000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 10000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 15000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 15000 ps; + I11 <= '0'; + WAIT FOR 10000 ps; + I11 <= '1'; + WAIT FOR 5000 ps; + I11 <= '0'; + WAIT FOR 15000 ps; + I11 <= '1'; + WAIT FOR 15000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 5000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 10000 ps; + I11 <= '0'; + WAIT FOR 25000 ps; + I11 <= '1'; + WAIT FOR 5000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 10000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 25000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 5000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 25000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 10000 ps; + I11 <= '0'; + WAIT FOR 10000 ps; + I11 <= '1'; + WAIT FOR 10000 ps; + I11 <= '0'; + WAIT FOR 5000 ps; + I11 <= '1'; + WAIT FOR 15000 ps; + I11 <= '0'; + WAIT FOR 20000 ps; + I11 <= '1'; + WAIT FOR 5000 ps; + I11 <= '0'; +WAIT; +END PROCESS t_prcs_I11; + +-- I12 +t_prcs_I12: PROCESS +BEGIN + I12 <= '0'; + WAIT FOR 10000 ps; + I12 <= '1'; + WAIT FOR 5000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 15000 ps; + I12 <= '0'; + WAIT FOR 10000 ps; + I12 <= '1'; + WAIT FOR 5000 ps; + I12 <= '0'; + WAIT FOR 25000 ps; + I12 <= '1'; + WAIT FOR 5000 ps; + I12 <= '0'; + WAIT FOR 10000 ps; + I12 <= '1'; + WAIT FOR 15000 ps; + I12 <= '0'; + WAIT FOR 20000 ps; + I12 <= '1'; + WAIT FOR 30000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 20000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 15000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 10000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 15000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 5000 ps; + I12 <= '0'; + WAIT FOR 10000 ps; + I12 <= '1'; + WAIT FOR 10000 ps; + I12 <= '0'; + WAIT FOR 15000 ps; + I12 <= '1'; + WAIT FOR 15000 ps; + I12 <= '0'; + WAIT FOR 10000 ps; + I12 <= '1'; + WAIT FOR 10000 ps; + I12 <= '0'; + WAIT FOR 15000 ps; + I12 <= '1'; + WAIT FOR 10000 ps; + I12 <= '0'; + WAIT FOR 10000 ps; + I12 <= '1'; + WAIT FOR 10000 ps; + I12 <= '0'; + WAIT FOR 10000 ps; + I12 <= '1'; + WAIT FOR 10000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 5000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 10000 ps; + I12 <= '0'; + WAIT FOR 10000 ps; + I12 <= '1'; + WAIT FOR 5000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 15000 ps; + I12 <= '0'; + WAIT FOR 15000 ps; + I12 <= '1'; + WAIT FOR 5000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 20000 ps; + I12 <= '0'; + WAIT FOR 15000 ps; + I12 <= '1'; + WAIT FOR 10000 ps; + I12 <= '0'; + WAIT FOR 10000 ps; + I12 <= '1'; + WAIT FOR 5000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 5000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 10000 ps; + I12 <= '0'; + WAIT FOR 20000 ps; + I12 <= '1'; + WAIT FOR 10000 ps; + I12 <= '0'; + WAIT FOR 20000 ps; + I12 <= '1'; + WAIT FOR 5000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 10000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 5000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 5000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 5000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 10000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 15000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 15000 ps; + I12 <= '0'; + WAIT FOR 10000 ps; + I12 <= '1'; + WAIT FOR 5000 ps; + I12 <= '0'; + WAIT FOR 15000 ps; + I12 <= '1'; + WAIT FOR 15000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 5000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 10000 ps; + I12 <= '0'; + WAIT FOR 25000 ps; + I12 <= '1'; + WAIT FOR 5000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 10000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 25000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 5000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 25000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 10000 ps; + I12 <= '0'; + WAIT FOR 10000 ps; + I12 <= '1'; + WAIT FOR 10000 ps; + I12 <= '0'; + WAIT FOR 5000 ps; + I12 <= '1'; + WAIT FOR 15000 ps; + I12 <= '0'; + WAIT FOR 20000 ps; + I12 <= '1'; + WAIT FOR 5000 ps; + I12 <= '0'; +WAIT; +END PROCESS t_prcs_I12; + +-- I13 +t_prcs_I13: PROCESS +BEGIN + I13 <= '0'; + WAIT FOR 10000 ps; + I13 <= '1'; + WAIT FOR 30000 ps; + I13 <= '0'; + WAIT FOR 5000 ps; + I13 <= '1'; + WAIT FOR 25000 ps; + I13 <= '0'; + WAIT FOR 50000 ps; + I13 <= '1'; + WAIT FOR 5000 ps; + I13 <= '0'; + WAIT FOR 10000 ps; + I13 <= '1'; + WAIT FOR 10000 ps; + I13 <= '0'; + WAIT FOR 10000 ps; + I13 <= '1'; + WAIT FOR 10000 ps; + I13 <= '0'; + WAIT FOR 5000 ps; + I13 <= '1'; + WAIT FOR 35000 ps; + I13 <= '0'; + WAIT FOR 5000 ps; + I13 <= '1'; + WAIT FOR 15000 ps; + I13 <= '0'; + WAIT FOR 10000 ps; + I13 <= '1'; + WAIT FOR 10000 ps; + I13 <= '0'; + WAIT FOR 10000 ps; + I13 <= '1'; + WAIT FOR 5000 ps; + I13 <= '0'; + WAIT FOR 5000 ps; + I13 <= '1'; + WAIT FOR 5000 ps; + I13 <= '0'; + WAIT FOR 5000 ps; + I13 <= '1'; + WAIT FOR 5000 ps; + I13 <= '0'; + WAIT FOR 15000 ps; + I13 <= '1'; + WAIT FOR 5000 ps; + I13 <= '0'; + WAIT FOR 50000 ps; + I13 <= '1'; + WAIT FOR 5000 ps; + I13 <= '0'; + WAIT FOR 10000 ps; + I13 <= '1'; + WAIT FOR 25000 ps; + I13 <= '0'; + WAIT FOR 5000 ps; + I13 <= '1'; + WAIT FOR 10000 ps; + I13 <= '0'; + WAIT FOR 5000 ps; + I13 <= '1'; + WAIT FOR 5000 ps; + I13 <= '0'; + WAIT FOR 5000 ps; + I13 <= '1'; + WAIT FOR 15000 ps; + I13 <= '0'; + WAIT FOR 15000 ps; + I13 <= '1'; + WAIT FOR 10000 ps; + I13 <= '0'; + WAIT FOR 10000 ps; + I13 <= '1'; + WAIT FOR 10000 ps; + I13 <= '0'; + WAIT FOR 15000 ps; + I13 <= '1'; + WAIT FOR 20000 ps; + I13 <= '0'; + WAIT FOR 5000 ps; + I13 <= '1'; + WAIT FOR 20000 ps; + I13 <= '0'; + WAIT FOR 20000 ps; + I13 <= '1'; + WAIT FOR 5000 ps; + I13 <= '0'; + WAIT FOR 5000 ps; + I13 <= '1'; + WAIT FOR 25000 ps; + I13 <= '0'; + WAIT FOR 5000 ps; + I13 <= '1'; + WAIT FOR 5000 ps; + I13 <= '0'; + WAIT FOR 20000 ps; + I13 <= '1'; + WAIT FOR 10000 ps; + I13 <= '0'; + WAIT FOR 15000 ps; + I13 <= '1'; + WAIT FOR 5000 ps; + I13 <= '0'; + WAIT FOR 5000 ps; + I13 <= '1'; + WAIT FOR 5000 ps; + I13 <= '0'; + WAIT FOR 10000 ps; + I13 <= '1'; + WAIT FOR 5000 ps; + I13 <= '0'; + WAIT FOR 5000 ps; + I13 <= '1'; + WAIT FOR 5000 ps; + I13 <= '0'; + WAIT FOR 30000 ps; + I13 <= '1'; + WAIT FOR 5000 ps; + I13 <= '0'; + WAIT FOR 15000 ps; + I13 <= '1'; + WAIT FOR 5000 ps; + I13 <= '0'; + WAIT FOR 10000 ps; + I13 <= '1'; + WAIT FOR 35000 ps; + I13 <= '0'; + WAIT FOR 5000 ps; + I13 <= '1'; + WAIT FOR 10000 ps; + I13 <= '0'; + WAIT FOR 5000 ps; + I13 <= '1'; + WAIT FOR 15000 ps; + I13 <= '0'; + WAIT FOR 5000 ps; + I13 <= '1'; + WAIT FOR 10000 ps; + I13 <= '0'; + WAIT FOR 5000 ps; + I13 <= '1'; + WAIT FOR 5000 ps; + I13 <= '0'; + WAIT FOR 20000 ps; + I13 <= '1'; + WAIT FOR 5000 ps; + I13 <= '0'; + WAIT FOR 10000 ps; + I13 <= '1'; + WAIT FOR 20000 ps; + I13 <= '0'; + WAIT FOR 5000 ps; + I13 <= '1'; + WAIT FOR 40000 ps; + I13 <= '0'; + WAIT FOR 25000 ps; + I13 <= '1'; + WAIT FOR 5000 ps; + I13 <= '0'; + WAIT FOR 5000 ps; + I13 <= '1'; + WAIT FOR 5000 ps; + I13 <= '0'; + WAIT FOR 5000 ps; + I13 <= '1'; +WAIT; +END PROCESS t_prcs_I13; + +-- I14 +t_prcs_I14: PROCESS +BEGIN + I14 <= '0'; + WAIT FOR 10000 ps; + I14 <= '1'; + WAIT FOR 30000 ps; + I14 <= '0'; + WAIT FOR 5000 ps; + I14 <= '1'; + WAIT FOR 25000 ps; + I14 <= '0'; + WAIT FOR 50000 ps; + I14 <= '1'; + WAIT FOR 5000 ps; + I14 <= '0'; + WAIT FOR 10000 ps; + I14 <= '1'; + WAIT FOR 10000 ps; + I14 <= '0'; + WAIT FOR 10000 ps; + I14 <= '1'; + WAIT FOR 10000 ps; + I14 <= '0'; + WAIT FOR 5000 ps; + I14 <= '1'; + WAIT FOR 35000 ps; + I14 <= '0'; + WAIT FOR 5000 ps; + I14 <= '1'; + WAIT FOR 15000 ps; + I14 <= '0'; + WAIT FOR 10000 ps; + I14 <= '1'; + WAIT FOR 10000 ps; + I14 <= '0'; + WAIT FOR 10000 ps; + I14 <= '1'; + WAIT FOR 5000 ps; + I14 <= '0'; + WAIT FOR 5000 ps; + I14 <= '1'; + WAIT FOR 5000 ps; + I14 <= '0'; + WAIT FOR 5000 ps; + I14 <= '1'; + WAIT FOR 5000 ps; + I14 <= '0'; + WAIT FOR 15000 ps; + I14 <= '1'; + WAIT FOR 5000 ps; + I14 <= '0'; + WAIT FOR 50000 ps; + I14 <= '1'; + WAIT FOR 5000 ps; + I14 <= '0'; + WAIT FOR 10000 ps; + I14 <= '1'; + WAIT FOR 25000 ps; + I14 <= '0'; + WAIT FOR 5000 ps; + I14 <= '1'; + WAIT FOR 10000 ps; + I14 <= '0'; + WAIT FOR 5000 ps; + I14 <= '1'; + WAIT FOR 5000 ps; + I14 <= '0'; + WAIT FOR 5000 ps; + I14 <= '1'; + WAIT FOR 15000 ps; + I14 <= '0'; + WAIT FOR 15000 ps; + I14 <= '1'; + WAIT FOR 10000 ps; + I14 <= '0'; + WAIT FOR 10000 ps; + I14 <= '1'; + WAIT FOR 10000 ps; + I14 <= '0'; + WAIT FOR 15000 ps; + I14 <= '1'; + WAIT FOR 20000 ps; + I14 <= '0'; + WAIT FOR 5000 ps; + I14 <= '1'; + WAIT FOR 20000 ps; + I14 <= '0'; + WAIT FOR 20000 ps; + I14 <= '1'; + WAIT FOR 5000 ps; + I14 <= '0'; + WAIT FOR 5000 ps; + I14 <= '1'; + WAIT FOR 25000 ps; + I14 <= '0'; + WAIT FOR 5000 ps; + I14 <= '1'; + WAIT FOR 5000 ps; + I14 <= '0'; + WAIT FOR 20000 ps; + I14 <= '1'; + WAIT FOR 10000 ps; + I14 <= '0'; + WAIT FOR 15000 ps; + I14 <= '1'; + WAIT FOR 5000 ps; + I14 <= '0'; + WAIT FOR 5000 ps; + I14 <= '1'; + WAIT FOR 5000 ps; + I14 <= '0'; + WAIT FOR 10000 ps; + I14 <= '1'; + WAIT FOR 5000 ps; + I14 <= '0'; + WAIT FOR 5000 ps; + I14 <= '1'; + WAIT FOR 5000 ps; + I14 <= '0'; + WAIT FOR 30000 ps; + I14 <= '1'; + WAIT FOR 5000 ps; + I14 <= '0'; + WAIT FOR 15000 ps; + I14 <= '1'; + WAIT FOR 5000 ps; + I14 <= '0'; + WAIT FOR 10000 ps; + I14 <= '1'; + WAIT FOR 35000 ps; + I14 <= '0'; + WAIT FOR 5000 ps; + I14 <= '1'; + WAIT FOR 10000 ps; + I14 <= '0'; + WAIT FOR 5000 ps; + I14 <= '1'; + WAIT FOR 15000 ps; + I14 <= '0'; + WAIT FOR 5000 ps; + I14 <= '1'; + WAIT FOR 10000 ps; + I14 <= '0'; + WAIT FOR 5000 ps; + I14 <= '1'; + WAIT FOR 5000 ps; + I14 <= '0'; + WAIT FOR 20000 ps; + I14 <= '1'; + WAIT FOR 5000 ps; + I14 <= '0'; + WAIT FOR 10000 ps; + I14 <= '1'; + WAIT FOR 20000 ps; + I14 <= '0'; + WAIT FOR 5000 ps; + I14 <= '1'; + WAIT FOR 40000 ps; + I14 <= '0'; + WAIT FOR 25000 ps; + I14 <= '1'; + WAIT FOR 5000 ps; + I14 <= '0'; + WAIT FOR 5000 ps; + I14 <= '1'; + WAIT FOR 5000 ps; + I14 <= '0'; + WAIT FOR 5000 ps; + I14 <= '1'; +WAIT; +END PROCESS t_prcs_I14; + +-- I15 +t_prcs_I15: PROCESS +BEGIN + I15 <= '0'; + WAIT FOR 10000 ps; + I15 <= '1'; + WAIT FOR 30000 ps; + I15 <= '0'; + WAIT FOR 5000 ps; + I15 <= '1'; + WAIT FOR 25000 ps; + I15 <= '0'; + WAIT FOR 50000 ps; + I15 <= '1'; + WAIT FOR 5000 ps; + I15 <= '0'; + WAIT FOR 10000 ps; + I15 <= '1'; + WAIT FOR 10000 ps; + I15 <= '0'; + WAIT FOR 10000 ps; + I15 <= '1'; + WAIT FOR 10000 ps; + I15 <= '0'; + WAIT FOR 5000 ps; + I15 <= '1'; + WAIT FOR 35000 ps; + I15 <= '0'; + WAIT FOR 5000 ps; + I15 <= '1'; + WAIT FOR 15000 ps; + I15 <= '0'; + WAIT FOR 10000 ps; + I15 <= '1'; + WAIT FOR 10000 ps; + I15 <= '0'; + WAIT FOR 10000 ps; + I15 <= '1'; + WAIT FOR 5000 ps; + I15 <= '0'; + WAIT FOR 5000 ps; + I15 <= '1'; + WAIT FOR 5000 ps; + I15 <= '0'; + WAIT FOR 5000 ps; + I15 <= '1'; + WAIT FOR 5000 ps; + I15 <= '0'; + WAIT FOR 15000 ps; + I15 <= '1'; + WAIT FOR 5000 ps; + I15 <= '0'; + WAIT FOR 50000 ps; + I15 <= '1'; + WAIT FOR 5000 ps; + I15 <= '0'; + WAIT FOR 10000 ps; + I15 <= '1'; + WAIT FOR 25000 ps; + I15 <= '0'; + WAIT FOR 5000 ps; + I15 <= '1'; + WAIT FOR 10000 ps; + I15 <= '0'; + WAIT FOR 5000 ps; + I15 <= '1'; + WAIT FOR 5000 ps; + I15 <= '0'; + WAIT FOR 5000 ps; + I15 <= '1'; + WAIT FOR 15000 ps; + I15 <= '0'; + WAIT FOR 15000 ps; + I15 <= '1'; + WAIT FOR 10000 ps; + I15 <= '0'; + WAIT FOR 10000 ps; + I15 <= '1'; + WAIT FOR 10000 ps; + I15 <= '0'; + WAIT FOR 15000 ps; + I15 <= '1'; + WAIT FOR 20000 ps; + I15 <= '0'; + WAIT FOR 5000 ps; + I15 <= '1'; + WAIT FOR 20000 ps; + I15 <= '0'; + WAIT FOR 20000 ps; + I15 <= '1'; + WAIT FOR 5000 ps; + I15 <= '0'; + WAIT FOR 5000 ps; + I15 <= '1'; + WAIT FOR 25000 ps; + I15 <= '0'; + WAIT FOR 5000 ps; + I15 <= '1'; + WAIT FOR 5000 ps; + I15 <= '0'; + WAIT FOR 20000 ps; + I15 <= '1'; + WAIT FOR 10000 ps; + I15 <= '0'; + WAIT FOR 15000 ps; + I15 <= '1'; + WAIT FOR 5000 ps; + I15 <= '0'; + WAIT FOR 5000 ps; + I15 <= '1'; + WAIT FOR 5000 ps; + I15 <= '0'; + WAIT FOR 10000 ps; + I15 <= '1'; + WAIT FOR 5000 ps; + I15 <= '0'; + WAIT FOR 5000 ps; + I15 <= '1'; + WAIT FOR 5000 ps; + I15 <= '0'; + WAIT FOR 30000 ps; + I15 <= '1'; + WAIT FOR 5000 ps; + I15 <= '0'; + WAIT FOR 15000 ps; + I15 <= '1'; + WAIT FOR 5000 ps; + I15 <= '0'; + WAIT FOR 10000 ps; + I15 <= '1'; + WAIT FOR 35000 ps; + I15 <= '0'; + WAIT FOR 5000 ps; + I15 <= '1'; + WAIT FOR 10000 ps; + I15 <= '0'; + WAIT FOR 5000 ps; + I15 <= '1'; + WAIT FOR 15000 ps; + I15 <= '0'; + WAIT FOR 5000 ps; + I15 <= '1'; + WAIT FOR 10000 ps; + I15 <= '0'; + WAIT FOR 5000 ps; + I15 <= '1'; + WAIT FOR 5000 ps; + I15 <= '0'; + WAIT FOR 20000 ps; + I15 <= '1'; + WAIT FOR 5000 ps; + I15 <= '0'; + WAIT FOR 10000 ps; + I15 <= '1'; + WAIT FOR 20000 ps; + I15 <= '0'; + WAIT FOR 5000 ps; + I15 <= '1'; + WAIT FOR 40000 ps; + I15 <= '0'; + WAIT FOR 25000 ps; + I15 <= '1'; + WAIT FOR 5000 ps; + I15 <= '0'; + WAIT FOR 5000 ps; + I15 <= '1'; + WAIT FOR 5000 ps; + I15 <= '0'; + WAIT FOR 5000 ps; + I15 <= '1'; +WAIT; +END PROCESS t_prcs_I15; + +-- Sel1 +t_prcs_Sel1: PROCESS +BEGIN + Sel1 <= '0'; + WAIT FOR 400000 ps; + Sel1 <= '1'; + WAIT FOR 400000 ps; + Sel1 <= '0'; +WAIT; +END PROCESS t_prcs_Sel1; + +-- Sel2 +t_prcs_Sel2: PROCESS +BEGIN + FOR i IN 1 TO 2 + LOOP + Sel2 <= '0'; + WAIT FOR 200000 ps; + Sel2 <= '1'; + WAIT FOR 200000 ps; + END LOOP; + Sel2 <= '0'; +WAIT; +END PROCESS t_prcs_Sel2; + +-- Sel3 +t_prcs_Sel3: PROCESS +BEGIN +LOOP + Sel3 <= '0'; + WAIT FOR 100000 ps; + Sel3 <= '1'; + WAIT FOR 100000 ps; + IF (NOW >= 1000000 ps) THEN WAIT; END IF; +END LOOP; +END PROCESS t_prcs_Sel3; + +-- Sel4 +t_prcs_Sel4: PROCESS +BEGIN +LOOP + Sel4 <= '0'; + WAIT FOR 50000 ps; + Sel4 <= '1'; + WAIT FOR 50000 ps; + IF (NOW >= 1000000 ps) THEN WAIT; END IF; +END LOOP; +END PROCESS t_prcs_Sel4; +END Mux16_1_arch; diff --git a/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/transcript b/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/transcript index 0e84f7f..788a77d 100644 --- a/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/transcript +++ b/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/transcript @@ -1,7 +1,7 @@ # do MuxDemo.do # ** Warning: (vlib-34) Library already exists at "work". # Model Technology ModelSim - Intel FPGA Edition vcom 2020.1 Compiler 2020.02 Feb 28 2020 -# Start time: 14:55:37 on Nov 18,2022 +# Start time: 23:43:19 on Jan 25,2023 # vcom -work work MuxDemo.vho # -- Loading package STANDARD # -- Loading package TEXTIO @@ -14,34 +14,218 @@ # -- Compiling architecture structure of hard_block # -- Compiling entity Mux16_1 # -- Compiling architecture structure of Mux16_1 -# End time: 14:55:37 on Nov 18,2022, Elapsed time: 0:00:00 +# End time: 23:43:20 on Jan 25,2023, Elapsed time: 0:00:01 # Errors: 0, Warnings: 0 # Model Technology ModelSim - Intel FPGA Edition vcom 2020.1 Compiler 2020.02 Feb 28 2020 -# Start time: 14:55:37 on Nov 18,2022 -# vcom -work work Waveform.vwf.vht +# Start time: 23:43:20 on Jan 25,2023 +# vcom -work work Waveform1.vwf.vht # -- Loading package STANDARD # -- Loading package TEXTIO # -- Loading package std_logic_1164 # -- Compiling entity Mux16_1_vhd_vec_tst # -- Compiling architecture Mux16_1_arch of Mux16_1_vhd_vec_tst -# End time: 14:55:37 on Nov 18,2022, Elapsed time: 0:00:00 -# Errors: 0, Warnings: 0 -# vsim -c -t 1ps -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Mux16_1_vhd_vec_tst -# Start time: 14:55:37 on Nov 18,2022 -# Loading std.standard -# Loading std.textio(body) -# Loading ieee.std_logic_1164(body) -# Loading work.mux16_1_vhd_vec_tst(mux16_1_arch) -# Loading ieee.vital_timing(body) -# Loading ieee.vital_primitives(body) -# Loading cycloneive.cycloneive_atom_pack(body) -# Loading cycloneive.cycloneive_components -# Loading work.mux16_1(structure) -# Loading work.hard_block(structure) -# Loading ieee.std_logic_arith(body) -# Loading cycloneive.cycloneive_io_obuf(arch) -# Loading cycloneive.cycloneive_io_ibuf(arch) -# Loading cycloneive.cycloneive_lcell_comb(vital_lcell_comb) -# after#33 -# End time: 14:55:38 on Nov 18,2022, Elapsed time: 0:00:01 -# Errors: 0, Warnings: 0 +# ** Error: Waveform1.vwf.vht(84): Symbol "I1" has already been declared in this region. +# ** Error: Waveform1.vwf.vht(88): (vcom-1590) Bad expression in actual part of association element 'i1'. +# ** Error: Waveform1.vwf.vht(322): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(322): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(324): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(324): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(326): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(326): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(328): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(328): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(330): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(330): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(332): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(332): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(334): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(334): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(336): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(336): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(338): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(338): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(340): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(340): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(342): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(342): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(344): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(344): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(346): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(346): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(348): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(348): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(350): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(350): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(352): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(352): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(354): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(354): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(356): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(356): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(358): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(358): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(360): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(360): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(362): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(362): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(364): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(364): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(366): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(366): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(368): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(368): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(370): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(370): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(372): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(372): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(374): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(374): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(376): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(376): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(378): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(378): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(380): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(380): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(382): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(382): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(384): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(384): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(386): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(386): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(388): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(388): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(390): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(390): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(392): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(392): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(394): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(394): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(396): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(396): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(398): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(398): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(400): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(400): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(402): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(402): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(404): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(404): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(406): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(406): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(408): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(408): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(410): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(410): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(412): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(412): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(414): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(414): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(416): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(416): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(418): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(418): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(420): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(420): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(422): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(422): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(424): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(424): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(426): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(426): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(428): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(428): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(430): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(430): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(432): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(432): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(434): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(434): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(436): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(436): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(438): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(438): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(440): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(440): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(442): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(442): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(444): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(444): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(446): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(446): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(448): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(448): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(450): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(450): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(452): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(452): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(454): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(454): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(456): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(456): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(458): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(458): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(460): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(460): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(462): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(462): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(464): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(464): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(466): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(466): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(468): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(468): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(470): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(470): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(472): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(472): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(474): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(474): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(476): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(476): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(478): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(478): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(480): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(480): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(482): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(482): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(484): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(484): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(486): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(486): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(488): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(488): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(490): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(490): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(492): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(492): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(494): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(494): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(496): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(496): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(498): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(498): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(500): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(500): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(502): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(502): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(504): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(504): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(506): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(506): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(508): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(508): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(510): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(510): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(512): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(512): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(514): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(514): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(516): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(516): Bad target (component instantiation "i1") for signal assignment. +# ** Error: Waveform1.vwf.vht(518): Illegal target for signal assignment. +# ** Error: Waveform1.vwf.vht(518): Bad target (component instantiation "i1") for signal assignment. +# ** Note: Waveform1.vwf.vht(3376): VHDL Compiler exiting +# End time: 23:43:20 on Jan 25,2023, Elapsed time: 0:00:00 +# Errors: 200, Warnings: 0 +# ** Error: /home/tiagorg/intelFPGA_lite/20.1/modelsim_ase/linuxaloem/vcom failed. +# Executing ONERROR command at macro ./MuxDemo.do line 4 diff --git a/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/work/_info b/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/work/_info index 1e6c294..d5e1db2 100644 --- a/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/work/_info +++ b/1ano/isd/quartus-projects/MuxDemo/simulation/qsim/work/_info @@ -11,14 +11,14 @@ z2 cModel Technology Z0 d/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/MuxDemo/simulation/qsim Ehard_block -Z1 w1668783336 +Z1 w1674690199 Z2 DPx4 ieee 16 vital_primitives 0 22 G>kiXP8Q9dRClKfK1Zn7j1 Z3 DPx10 cycloneive 20 cycloneive_atom_pack 0 22 WOh:M[al;oVzG5c`D0 Z4 DPx4 ieee 12 vital_timing 0 22 J>EBealN09f8GzldA[z2>3 Z5 DPx3 std 6 textio 0 22 zE1`LPoLg^DX3Oz^4Fj1K3 Z6 DPx4 ieee 14 std_logic_1164 0 22 cVAk:aDinOX8^VGI1ekP<3 Z7 DPx10 cycloneive 21 cycloneive_components 0 22 zGMDhP>8e@2k@f0emXi5[`cD`bFC`UBKA5o7W??azG@W@@eFOTF0 @@ -91,14 +91,14 @@ R4 R5 R6 R7 -!i122 6 +!i122 8 R0 R8 R9 l0 L78 1 -V_[<5QT[cKCKWO]4zYkAiW0 -!s100 AQ@MMf;YNBo^>T:5oe^i`2 +VWfhRR@YRlVTX;G^41GT2V0 +!s100 Hf0j32A73^aefVai0 -!s100 KIXkSbDN1e_>fZh5:WOQK0 +VFQ@fMU4PNS9mD5ThzPj:k0 +!s100 c]0_zE^;H?0K<37=MgF>S0 R10 32 R11 @@ -133,13 +133,13 @@ R14 R15 R16 Emux16_1_vhd_vec_tst -Z23 w1668783334 +Z23 w1674690198 R5 R6 -!i122 7 +!i122 9 R0 -Z24 8Waveform.vwf.vht -Z25 FWaveform.vwf.vht +8Waveform1.vwf.vht +FWaveform1.vwf.vht l0 L32 1 VmNT^X?j@RMXm0]Ya8nNl`1 @@ -148,9 +148,9 @@ R10 32 R11 !i10b 1 -R12 -Z26 !s90 -work|work|Waveform.vwf.vht| -!s107 Waveform.vwf.vht| +!s108 1674690200.000000 +!s90 -work|work|Waveform1.vwf.vht| +!s107 Waveform1.vwf.vht| !i113 1 R15 R16 @@ -165,14 +165,16 @@ VFBWFJ5RYmb>P@;VkJH>QP3 !s100 ?8VU68hai5dW6h -quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off Teste1 -c Teste1 --vector_source="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Waveform.vwf" --testbench_file="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim/Waveform.vwf.vht" -quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off Teste1 -c Teste1 --vector_source="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Waveform.vwf" --testbench_file="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim/Waveform.vwf.vht" -quartus_eda --write_settings_files=off --simulation --functional=on --flatten_buses=off --tool=modelsim_oem --format=vhdl --output_directory="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim/" Teste1 -c Teste1 -quartus_eda --write_settings_files=off --simulation --functional=off --flatten_buses=off --timescale=1ps --tool=modelsim_oem --format=vhdl --output_directory="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim/" Teste1 -c Teste1 -onerror {exit -code 1} -vlib work -vcom -work work Teste1.vho -vcom -work work Waveform.vwf.vht -vsim -c -t 1ps -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Teste1_vhd_vec_tst -vcd file -direction Teste1.msim.vcd -vcd add -internal Teste1_vhd_vec_tst/* -vcd add -internal Teste1_vhd_vec_tst/i1/* -proc simTimestamp {} { - echo "Simulation time: $::now ps" - if { [string equal running [runStatus]] } { - after 2500 simTimestamp - } -} -after 2500 simTimestamp -run -all -quit -f - -onerror {exit -code 1} -vlib work -vcom -work work Teste1.vho -vcom -work work Waveform.vwf.vht -vsim -novopt -c -t 1ps -sdfmax Teste1_vhd_vec_tst/i1=Teste1_vhd.sdo -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Teste1_vhd_vec_tst -vcd file -direction Teste1.msim.vcd -vcd add -internal Teste1_vhd_vec_tst/* -vcd add -internal Teste1_vhd_vec_tst/i1/* -proc simTimestamp {} { - echo "Simulation time: $::now ps" - if { [string equal running [runStatus]] } { - after 2500 simTimestamp - } -} -after 2500 simTimestamp -run -all -quit -f - -vhdl -*/ -/* -WARNING: Do NOT edit the input and output ports in this file in a text -editor if you plan to continue editing the block that represents it in -the Block Editor! File corruption is VERY likely to occur. -*/ - -/* -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. -*/ - -HEADER -{ - VERSION = 1; - TIME_UNIT = ns; - DATA_OFFSET = 0.0; - DATA_DURATION = 1000.0; - SIMULATION_TIME = 0.0; - GRID_PHASE = 0.0; - GRID_PERIOD = 10.0; - GRID_DUTY_CYCLE = 50; -} - -SIGNAL("S") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = BUS; - WIDTH = 3; - LSB_INDEX = 0; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("S[2]") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = "S"; -} - -SIGNAL("S[1]") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = "S"; -} - -SIGNAL("S[0]") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = "S"; -} - -SIGNAL("X0") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X2") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X3") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X4") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X5") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X6") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X7") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("Y") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -TRANSITION_LIST("S[2]") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 400.0; - LEVEL 1 FOR 400.0; - } - LEVEL 0 FOR 200.0; - } -} - -TRANSITION_LIST("S[1]") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 2; - LEVEL 0 FOR 200.0; - LEVEL 1 FOR 200.0; - } - LEVEL 0 FOR 200.0; - } -} - -TRANSITION_LIST("S[0]") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 5; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - } - } -} - -TRANSITION_LIST("X0") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 160; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - } - } -} - -TRANSITION_LIST("X1") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 80; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - } - } -} - -TRANSITION_LIST("X2") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 40; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - } - } -} - -TRANSITION_LIST("X3") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 20; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - } - } -} - -TRANSITION_LIST("X4") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 10; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - } - } -} - -TRANSITION_LIST("X5") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 5; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - } - } -} - -TRANSITION_LIST("X6") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 2; - LEVEL 0 FOR 200.0; - LEVEL 1 FOR 200.0; - } - LEVEL 0 FOR 200.0; - } -} - -TRANSITION_LIST("X7") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 400.0; - LEVEL 1 FOR 400.0; - } - LEVEL 0 FOR 200.0; - } -} - -TRANSITION_LIST("Y") -{ - NODE - { - REPEAT = 1; - LEVEL X FOR 1000.0; - } -} - -DISPLAY_LINE -{ - CHANNEL = "S"; - EXPAND_STATUS = EXPANDED; - RADIX = Binary; - TREE_INDEX = 0; - TREE_LEVEL = 0; - CHILDREN = 1, 2, 3; -} - -DISPLAY_LINE -{ - CHANNEL = "S[2]"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 1; - TREE_LEVEL = 1; - PARENT = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "S[1]"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 2; - TREE_LEVEL = 1; - PARENT = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "S[0]"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 3; - TREE_LEVEL = 1; - PARENT = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X0"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 4; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 5; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X2"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 6; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X3"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 7; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X4"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 8; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X5"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 9; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X6"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 10; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X7"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 11; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 12; - TREE_LEVEL = 0; -} - -TIME_BAR -{ - TIME = 0; - MASTER = TRUE; -} -; diff --git a/1ano/isd/quartus-projects/Teste/Waveform1.vwf b/1ano/isd/quartus-projects/Teste/Waveform1.vwf deleted file mode 100644 index e40dd9b..0000000 --- a/1ano/isd/quartus-projects/Teste/Waveform1.vwf +++ /dev/null @@ -1,246 +0,0 @@ -/* -quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off Teste1 -c Teste1 --vector_source="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Waveform1.vwf" --testbench_file="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim/Waveform1.vwf.vht" -quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off Teste1 -c Teste1 --vector_source="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Waveform1.vwf" --testbench_file="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim/Waveform1.vwf.vht" -quartus_eda --write_settings_files=off --simulation --functional=on --flatten_buses=off --tool=modelsim_oem --format=vhdl --output_directory="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim/" Teste1 -c Teste1 -quartus_eda --write_settings_files=off --simulation --functional=off --flatten_buses=off --timescale=1ps --tool=modelsim_oem --format=vhdl --output_directory="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim/" Teste1 -c Teste1 -onerror {exit -code 1} -vlib work -vcom -work work Teste1.vho -vcom -work work Waveform1.vwf.vht -vsim -c -t 1ps -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Teste3_vhd_vec_tst -vcd file -direction Teste1.msim.vcd -vcd add -internal Teste3_vhd_vec_tst/* -vcd add -internal Teste3_vhd_vec_tst/i1/* -proc simTimestamp {} { - echo "Simulation time: $::now ps" - if { [string equal running [runStatus]] } { - after 2500 simTimestamp - } -} -after 2500 simTimestamp -run -all -quit -f - -onerror {exit -code 1} -vlib work -vcom -work work Teste1.vho -vcom -work work Waveform1.vwf.vht -vsim -novopt -c -t 1ps -sdfmax Teste3_vhd_vec_tst/i1=Teste1_vhd.sdo -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Teste3_vhd_vec_tst -vcd file -direction Teste1.msim.vcd -vcd add -internal Teste3_vhd_vec_tst/* -vcd add -internal Teste3_vhd_vec_tst/i1/* -proc simTimestamp {} { - echo "Simulation time: $::now ps" - if { [string equal running [runStatus]] } { - after 2500 simTimestamp - } -} -after 2500 simTimestamp -run -all -quit -f - -vhdl -*/ -/* -WARNING: Do NOT edit the input and output ports in this file in a text -editor if you plan to continue editing the block that represents it in -the Block Editor! File corruption is VERY likely to occur. -*/ - -/* -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. -*/ - -HEADER -{ - VERSION = 1; - TIME_UNIT = ns; - DATA_OFFSET = 0.0; - DATA_DURATION = 1000.0; - SIMULATION_TIME = 0.0; - GRID_PHASE = 0.0; - GRID_PERIOD = 10.0; - GRID_DUTY_CYCLE = 50; -} - -SIGNAL("A") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("B") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("C") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("D") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("F") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -TRANSITION_LIST("A") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 10; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - } - } -} - -TRANSITION_LIST("B") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 5; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - } - } -} - -TRANSITION_LIST("C") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 2; - LEVEL 0 FOR 200.0; - LEVEL 1 FOR 200.0; - } - LEVEL 0 FOR 200.0; - } -} - -TRANSITION_LIST("D") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 400.0; - LEVEL 1 FOR 400.0; - } - LEVEL 0 FOR 200.0; - } -} - -TRANSITION_LIST("F") -{ - NODE - { - REPEAT = 1; - LEVEL X FOR 1000.0; - } -} - -DISPLAY_LINE -{ - CHANNEL = "A"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 0; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "B"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 1; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "C"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 2; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "D"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 3; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "F"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 4; - TREE_LEVEL = 0; -} - -TIME_BAR -{ - TIME = 0; - MASTER = TRUE; -} -; diff --git a/1ano/isd/quartus-projects/Teste/db/.cmp.kpt b/1ano/isd/quartus-projects/Teste/db/.cmp.kpt deleted file mode 100644 index ac2fe13..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/.cmp.kpt and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.(0).cnf.cdb b/1ano/isd/quartus-projects/Teste/db/Teste1.(0).cnf.cdb deleted file mode 100644 index bafd2b4..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.(0).cnf.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.(0).cnf.hdb b/1ano/isd/quartus-projects/Teste/db/Teste1.(0).cnf.hdb deleted file mode 100644 index e81828f..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.(0).cnf.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.(1).cnf.cdb b/1ano/isd/quartus-projects/Teste/db/Teste1.(1).cnf.cdb deleted file mode 100644 index 47ee2c8..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.(1).cnf.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.(1).cnf.hdb b/1ano/isd/quartus-projects/Teste/db/Teste1.(1).cnf.hdb deleted file mode 100644 index b748e3c..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.(1).cnf.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.(2).cnf.cdb b/1ano/isd/quartus-projects/Teste/db/Teste1.(2).cnf.cdb deleted file mode 100644 index b8636ea..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.(2).cnf.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.(2).cnf.hdb b/1ano/isd/quartus-projects/Teste/db/Teste1.(2).cnf.hdb deleted file mode 100644 index e6fed3d..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.(2).cnf.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.asm.qmsg b/1ano/isd/quartus-projects/Teste/db/Teste1.asm.qmsg deleted file mode 100644 index 1769890..0000000 --- a/1ano/isd/quartus-projects/Teste/db/Teste1.asm.qmsg +++ /dev/null @@ -1,7 +0,0 @@ -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1669986145093 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "Assembler Quartus Prime " "Running Quartus Prime Assembler" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669986145094 ""} { "Info" "IQEXE_START_BANNER_TIME" "Fri Dec 2 13:02:25 2022 " "Processing started: Fri Dec 2 13:02:25 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1669986145094 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Assembler" 0 -1 1669986145094 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_asm --read_settings_files=off --write_settings_files=off Teste1 -c Teste1 " "Command: quartus_asm --read_settings_files=off --write_settings_files=off Teste1 -c Teste1" { } { } 0 0 "Command: %1!s!" 0 0 "Assembler" 0 -1 1669986145094 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Assembler" 0 -1 1669986145210 ""} -{ "Info" "IASM_ASM_GENERATING_POWER_DATA" "" "Writing out detailed assembly data for power analysis" { } { } 0 115031 "Writing out detailed assembly data for power analysis" 0 0 "Assembler" 0 -1 1669986145399 ""} -{ "Info" "IASM_ASM_GENERATING_PROGRAMMING_FILES" "" "Assembler is generating device programming files" { } { } 0 115030 "Assembler is generating device programming files" 0 0 "Assembler" 0 -1 1669986145408 ""} -{ "Info" "IQEXE_ERROR_COUNT" "Assembler 0 s 1 Quartus Prime " "Quartus Prime Assembler was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "354 " "Peak virtual memory: 354 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1669986145470 ""} { "Info" "IQEXE_END_BANNER_TIME" "Fri Dec 2 13:02:25 2022 " "Processing ended: Fri Dec 2 13:02:25 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1669986145470 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:00 " "Elapsed time: 00:00:00" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1669986145470 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:00 " "Total CPU time (on all processors): 00:00:00" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1669986145470 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Assembler" 0 -1 1669986145470 ""} diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.asm.rdb b/1ano/isd/quartus-projects/Teste/db/Teste1.asm.rdb deleted file mode 100644 index 06e5dbf..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.asm.rdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.asm_labs.ddb b/1ano/isd/quartus-projects/Teste/db/Teste1.asm_labs.ddb deleted file mode 100644 index 12a07fa..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.asm_labs.ddb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.cbx.xml b/1ano/isd/quartus-projects/Teste/db/Teste1.cbx.xml deleted file mode 100644 index 3fd1d11..0000000 --- a/1ano/isd/quartus-projects/Teste/db/Teste1.cbx.xml +++ /dev/null @@ -1,5 +0,0 @@ - - - - - diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.cmp.bpm b/1ano/isd/quartus-projects/Teste/db/Teste1.cmp.bpm deleted file mode 100644 index ddc7250..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.cmp.bpm and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.cmp.cdb b/1ano/isd/quartus-projects/Teste/db/Teste1.cmp.cdb deleted file mode 100644 index 01c1f83..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.cmp.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.cmp.hdb b/1ano/isd/quartus-projects/Teste/db/Teste1.cmp.hdb deleted file mode 100644 index 865bf33..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.cmp.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.cmp.idb b/1ano/isd/quartus-projects/Teste/db/Teste1.cmp.idb deleted file mode 100644 index 8a640d5..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.cmp.idb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.cmp.logdb b/1ano/isd/quartus-projects/Teste/db/Teste1.cmp.logdb deleted file mode 100644 index 6f1e252..0000000 --- a/1ano/isd/quartus-projects/Teste/db/Teste1.cmp.logdb +++ /dev/null @@ -1,47 +0,0 @@ -v1 -IO_RULES,NUM_CLKS_NOT_EXCEED_CLKS_AVAILABLE,INAPPLICABLE,IO_000002,Capacity Checks,Number of clocks in an I/O bank should not exceed the number of clocks available.,Critical,No Global Signal assignments found.,,I/O,, -IO_RULES,NUM_PINS_NOT_EXCEED_LOC_AVAILABLE,INAPPLICABLE,IO_000001,Capacity Checks,Number of pins in an I/O bank should not exceed the number of locations available.,Critical,No Location assignments found.,,I/O,, -IO_RULES,NUM_VREF_NOT_EXCEED_LOC_AVAILABLE,INAPPLICABLE,IO_000003,Capacity Checks,Number of pins in a Vrefgroup should not exceed the number of locations available.,Critical,No Location assignments found.,,I/O,, -IO_RULES,IO_BANK_SUPPORT_VCCIO,INAPPLICABLE,IO_000004,Voltage Compatibility Checks,The I/O bank should support the requested VCCIO.,Critical,No IOBANK_VCCIO assignments found.,,I/O,, -IO_RULES,IO_BANK_NOT_HAVE_COMPETING_VREF,INAPPLICABLE,IO_000005,Voltage Compatibility Checks,The I/O bank should not have competing VREF values.,Critical,No VREF I/O Standard assignments found.,,I/O,, -IO_RULES,IO_BANK_NOT_HAVE_COMPETING_VCCIO,PASS,IO_000006,Voltage Compatibility Checks,The I/O bank should not have competing VCCIO values.,Critical,0 such failures found.,,I/O,, -IO_RULES,CHECK_UNAVAILABLE_LOC,INAPPLICABLE,IO_000007,Valid Location Checks,Checks for unavailable locations.,Critical,No Location assignments found.,,I/O,, -IO_RULES,CHECK_RESERVED_LOC,INAPPLICABLE,IO_000008,Valid Location Checks,Checks for reserved locations.,Critical,No reserved LogicLock region found.,,I/O,, -IO_RULES,OCT_SUPPORTS_SLEW_RATE,INAPPLICABLE,IO_000047,I/O Properties Checks for One I/O,On Chip Termination and Slew Rate should not be used at the same time.,Critical,No Slew Rate assignments found.,,I/O,, -IO_RULES,LOC_SUPPORTS_SLEW_RATE,INAPPLICABLE,IO_000046,I/O Properties Checks for One I/O,The location should support the requested Slew Rate value.,Critical,No Slew Rate assignments found.,,I/O,, -IO_RULES,IO_STD_SUPPORTS_SLEW_RATE,INAPPLICABLE,IO_000045,I/O Properties Checks for One I/O,The I/O standard should support the requested Slew Rate value.,Critical,No Slew Rate assignments found.,,I/O,, -IO_RULES,WEAK_PULL_UP_AND_BUS_HOLD_NOT_USED_SIMULTANEOUSLY,INAPPLICABLE,IO_000027,I/O Properties Checks for One I/O,Weak Pull Up and Bus Hold should not be used at the same time.,Critical,No Enable Bus-Hold Circuitry or Weak Pull-Up Resistor assignments found.,,I/O,, -IO_RULES,OCT_AND_CURRENT_STRENGTH_NOT_USED_SIMULTANEOUSLY,INAPPLICABLE,IO_000026,I/O Properties Checks for One I/O,On Chip Termination and Current Strength should not be used at the same time.,Critical,No Current Strength assignments found.,,I/O,, -IO_RULES,IO_DIR_SUPPORT_OCT_VALUE,PASS,IO_000024,I/O Properties Checks for One I/O,The I/O direction should support the On Chip Termination value.,Critical,0 such failures found.,,I/O,, -IO_RULES,IO_STD_SUPPORT_OPEN_DRAIN_VALUE,INAPPLICABLE,IO_000023,I/O Properties Checks for One I/O,The I/O standard should support the Open Drain value.,Critical,No open drain assignments found.,,I/O,, -IO_RULES,IO_STD_SUPPORT_BUS_HOLD_VALUE,INAPPLICABLE,IO_000022,I/O Properties Checks for One I/O,The I/O standard should support the requested Bus Hold value.,Critical,No Enable Bus-Hold Circuitry assignments found.,,I/O,, -IO_RULES,IO_STD_SUPPORT_WEAK_PULL_UP_VALUE,INAPPLICABLE,IO_000021,I/O Properties Checks for One I/O,The I/O standard should support the requested Weak Pull Up value.,Critical,No Weak Pull-Up Resistor assignments found.,,I/O,, -IO_RULES,IO_STD_SUPPORT_PCI_CLAMP_DIODE,PASS,IO_000020,I/O Properties Checks for One I/O,The I/O standard should support the requested PCI Clamp Diode.,Critical,0 such failures found.,,I/O,, -IO_RULES,IO_STD_SUPPORT_OCT_VALUE,PASS,IO_000019,I/O Properties Checks for One I/O,The I/O standard should support the requested On Chip Termination value.,Critical,0 such failures found.,,I/O,, -IO_RULES,IO_STD_SUPPORT_CURRENT_STRENGTH,INAPPLICABLE,IO_000018,I/O Properties Checks for One I/O,The I/O standard should support the requested Current Strength.,Critical,No Current Strength assignments found.,,I/O,, -IO_RULES,LOC_SUPPORT_PCI_CLAMP_DIODE,PASS,IO_000015,I/O Properties Checks for One I/O,The location should support the requested PCI Clamp Diode.,Critical,0 such failures found.,,I/O,, -IO_RULES,LOC_SUPPORT_WEAK_PULL_UP_VALUE,INAPPLICABLE,IO_000014,I/O Properties Checks for One I/O,The location should support the requested Weak Pull Up value.,Critical,No Weak Pull-Up Resistor assignments found.,,I/O,, -IO_RULES,LOC_SUPPORT_BUS_HOLD_VALUE,INAPPLICABLE,IO_000013,I/O Properties Checks for One I/O,The location should support the requested Bus Hold value.,Critical,No Enable Bus-Hold Circuitry assignments found.,,I/O,, -IO_RULES,LOC_SUPPORT_OCT_VALUE,PASS,IO_000012,I/O Properties Checks for One I/O,The location should support the requested On Chip Termination value.,Critical,0 such failures found.,,I/O,, -IO_RULES,LOC_SUPPORT_CURRENT_STRENGTH,INAPPLICABLE,IO_000011,I/O Properties Checks for One I/O,The location should support the requested Current Strength.,Critical,No Current Strength assignments found.,,I/O,, -IO_RULES,LOC_SUPPORT_IO_DIR,PASS,IO_000010,I/O Properties Checks for One I/O,The location should support the requested I/O direction.,Critical,0 such failures found.,,I/O,, -IO_RULES,LOC_SUPPORT_IO_STD,PASS,IO_000009,I/O Properties Checks for One I/O,The location should support the requested I/O standard.,Critical,0 such failures found.,,I/O,, -IO_RULES,CURRENT_DENSITY_FOR_CONSECUTIVE_IO_NOT_EXCEED_CURRENT_VALUE,PASS,IO_000033,Electromigration Checks,Current density for consecutive I/Os should not exceed 240mA for row I/Os and 240mA for column I/Os.,Critical,0 such failures found.,,I/O,, -IO_RULES,SINGLE_ENDED_OUTPUTS_LAB_ROWS_FROM_DIFF_IO,INAPPLICABLE,IO_000034,SI Related Distance Checks,Single-ended outputs should be 5 LAB row(s) away from a differential I/O.,High,No Differential I/O Standard assignments found.,,I/O,, -IO_RULES,MAX_20_OUTPUTS_ALLOWED_IN_VREFGROUP,INAPPLICABLE,IO_000042,SI Related SSO Limit Checks,No more than 20 outputs are allowed in a VREF group when VREF is being read from.,High,No VREF I/O Standard assignments found.,,I/O,, -IO_RULES,DEV_IO_RULE_OCT_DISCLAIMER,,,,,,,,,, -IO_RULES_MATRIX,Pin/Rules,IO_000002;IO_000001;IO_000003;IO_000004;IO_000005;IO_000006;IO_000007;IO_000008;IO_000047;IO_000046;IO_000045;IO_000027;IO_000026;IO_000024;IO_000023;IO_000022;IO_000021;IO_000020;IO_000019;IO_000018;IO_000015;IO_000014;IO_000013;IO_000012;IO_000011;IO_000010;IO_000009;IO_000033;IO_000034;IO_000042, -IO_RULES_MATRIX,Total Pass,0;0;0;0;0;5;0;0;0;0;0;0;0;1;0;0;0;4;1;0;4;0;0;1;0;5;5;5;0;0, -IO_RULES_MATRIX,Total Unchecked,0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0, -IO_RULES_MATRIX,Total Inapplicable,5;5;5;5;5;0;5;5;5;5;5;5;5;4;5;5;5;1;4;5;1;5;5;4;5;0;0;0;5;5, -IO_RULES_MATRIX,Total Fail,0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0, -IO_RULES_MATRIX,F,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, -IO_RULES_MATRIX,C,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, -IO_RULES_MATRIX,B,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, -IO_RULES_MATRIX,D,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, -IO_RULES_MATRIX,A,Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable, -IO_RULES_SUMMARY,Total I/O Rules,30, -IO_RULES_SUMMARY,Number of I/O Rules Passed,9, -IO_RULES_SUMMARY,Number of I/O Rules Failed,0, -IO_RULES_SUMMARY,Number of I/O Rules Unchecked,0, -IO_RULES_SUMMARY,Number of I/O Rules Inapplicable,21, diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.cmp.rdb b/1ano/isd/quartus-projects/Teste/db/Teste1.cmp.rdb deleted file mode 100644 index 1292ef8..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.cmp.rdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.cmp_merge.kpt b/1ano/isd/quartus-projects/Teste/db/Teste1.cmp_merge.kpt deleted file mode 100644 index 7bd0750..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.cmp_merge.kpt and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.cycloneive_io_sim_cache.45um_ff_1200mv_0c_fast.hsd b/1ano/isd/quartus-projects/Teste/db/Teste1.cycloneive_io_sim_cache.45um_ff_1200mv_0c_fast.hsd deleted file mode 100644 index 12d57d7..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.cycloneive_io_sim_cache.45um_ff_1200mv_0c_fast.hsd and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.cycloneive_io_sim_cache.45um_tt_1200mv_0c_slow.hsd b/1ano/isd/quartus-projects/Teste/db/Teste1.cycloneive_io_sim_cache.45um_tt_1200mv_0c_slow.hsd deleted file mode 100644 index 599a335..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.cycloneive_io_sim_cache.45um_tt_1200mv_0c_slow.hsd and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.cycloneive_io_sim_cache.45um_tt_1200mv_85c_slow.hsd b/1ano/isd/quartus-projects/Teste/db/Teste1.cycloneive_io_sim_cache.45um_tt_1200mv_85c_slow.hsd deleted file mode 100644 index 5ae592d..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.cycloneive_io_sim_cache.45um_tt_1200mv_85c_slow.hsd and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.db_info b/1ano/isd/quartus-projects/Teste/db/Teste1.db_info deleted file mode 100644 index e447daf..0000000 --- a/1ano/isd/quartus-projects/Teste/db/Teste1.db_info +++ /dev/null @@ -1,3 +0,0 @@ -Quartus_Version = Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition -Version_Index = 520278016 -Creation_Time = Wed Dec 7 10:18:32 2022 diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.eda.qmsg b/1ano/isd/quartus-projects/Teste/db/Teste1.eda.qmsg deleted file mode 100644 index 32c4e12..0000000 --- a/1ano/isd/quartus-projects/Teste/db/Teste1.eda.qmsg +++ /dev/null @@ -1,6 +0,0 @@ -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1669986214664 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "EDA Netlist Writer Quartus Prime " "Running Quartus Prime EDA Netlist Writer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669986214664 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "Copyright (C) 2020 Intel Corporation. All rights reserved. " "Copyright (C) 2020 Intel Corporation. All rights reserved." { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669986214664 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "Your use of Intel Corporation's design tools, logic functions " "Your use of Intel Corporation's design tools, logic functions " { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669986214664 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "and other software and tools, and any partner logic " "and other software and tools, and any partner logic " { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669986214664 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "functions, and any output files from any of the foregoing " "functions, and any output files from any of the foregoing " { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669986214664 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "(including device programming or simulation files), and any " "(including device programming or simulation files), and any " { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669986214664 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "associated documentation or information are expressly subject " "associated documentation or information are expressly subject " { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669986214664 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "to the terms and conditions of the Intel Program License " "to the terms and conditions of the Intel Program License " { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669986214664 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "Subscription Agreement, the Intel Quartus Prime License Agreement, " "Subscription Agreement, the Intel Quartus Prime License Agreement," { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669986214664 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "the Intel FPGA IP License Agreement, or other applicable license " "the Intel FPGA IP License Agreement, or other applicable license" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669986214664 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "agreement, including, without limitation, that your use is for " "agreement, including, without limitation, that your use is for" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669986214664 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "the sole purpose of programming logic devices manufactured by " "the sole purpose of programming logic devices manufactured by" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669986214664 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "Intel and sold by Intel or its authorized distributors. Please " "Intel and sold by Intel or its authorized distributors. Please" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669986214664 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "refer to the applicable agreement for further details, at " "refer to the applicable agreement for further details, at" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669986214664 ""} { "Info" "IQEXE_START_BANNER_LEGAL" "https://fpgasoftware.intel.com/eula. " "https://fpgasoftware.intel.com/eula." { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669986214664 ""} { "Info" "IQEXE_START_BANNER_TIME" "Fri Dec 2 13:03:34 2022 " "Processing started: Fri Dec 2 13:03:34 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1669986214664 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "EDA Netlist Writer" 0 -1 1669986214664 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_eda --write_settings_files=off --simulation=on --functional=on --flatten_buses=off --tool=modelsim_oem --format=vhdl --output_directory=/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim/ Teste1 -c Teste1 " "Command: quartus_eda --write_settings_files=off --simulation=on --functional=on --flatten_buses=off --tool=modelsim_oem --format=vhdl --output_directory=/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim/ Teste1 -c Teste1" { } { } 0 0 "Command: %1!s!" 0 0 "EDA Netlist Writer" 0 -1 1669986214664 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "EDA Netlist Writer" 0 -1 1669986214766 ""} -{ "Info" "IWSC_DONE_HDL_GENERATION" "Teste1.vho /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim// simulation " "Generated file Teste1.vho in folder \"/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim//\" for EDA simulation tool" { } { } 0 204019 "Generated file %1!s! in folder \"%2!s!\" for EDA %3!s! tool" 0 0 "EDA Netlist Writer" 0 -1 1669986214792 ""} -{ "Info" "IQEXE_ERROR_COUNT" "EDA Netlist Writer 0 s 1 Quartus Prime " "Quartus Prime EDA Netlist Writer was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "603 " "Peak virtual memory: 603 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1669986214799 ""} { "Info" "IQEXE_END_BANNER_TIME" "Fri Dec 2 13:03:34 2022 " "Processing ended: Fri Dec 2 13:03:34 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1669986214799 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:00 " "Elapsed time: 00:00:00" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1669986214799 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:00 " "Total CPU time (on all processors): 00:00:00" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1669986214799 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "EDA Netlist Writer" 0 -1 1669986214799 ""} diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.fit.qmsg b/1ano/isd/quartus-projects/Teste/db/Teste1.fit.qmsg deleted file mode 100644 index 8b1aa84..0000000 --- a/1ano/isd/quartus-projects/Teste/db/Teste1.fit.qmsg +++ /dev/null @@ -1,49 +0,0 @@ -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Fitter" 0 -1 1669986141764 ""} -{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Fitter" 0 -1 1669986141764 ""} -{ "Info" "IMPP_MPP_AUTO_ASSIGNED_DEVICE" "Teste1 EP4CE6E22C6 " "Automatically selected device EP4CE6E22C6 for design Teste1" { } { } 0 119004 "Automatically selected device %2!s! for design %1!s!" 0 0 "Fitter" 0 -1 1669986141853 ""} -{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "High junction temperature 85 " "High junction temperature operating condition is not set. Assuming a default value of '85'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Fitter" 0 -1 1669986141911 ""} -{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "Low junction temperature 0 " "Low junction temperature operating condition is not set. Assuming a default value of '0'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Fitter" 0 -1 1669986141911 ""} -{ "Info" "IFITCC_FITCC_INFO_AUTO_FIT_COMPILATION_ON" "" "Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time" { } { } 0 171003 "Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time" 0 0 "Fitter" 0 -1 1669986142029 ""} -{ "Warning" "WCPT_FEATURE_DISABLED_POST" "LogicLock " "Feature LogicLock is only available with a valid subscription license. You can purchase a software subscription to gain full access to this feature." { } { } 0 292013 "Feature %1!s! is only available with a valid subscription license. You can purchase a software subscription to gain full access to this feature." 0 0 "Fitter" 0 -1 1669986142033 ""} -{ "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED" "" "Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices" { { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP4CE10E22C6 " "Device EP4CE10E22C6 is compatible" { } { } 2 176445 "Device %1!s! is compatible" 0 0 "Design Software" 0 -1 1669986142080 ""} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP4CE15E22C6 " "Device EP4CE15E22C6 is compatible" { } { } 2 176445 "Device %1!s! is compatible" 0 0 "Design Software" 0 -1 1669986142080 ""} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP4CE22E22C6 " "Device EP4CE22E22C6 is compatible" { } { } 2 176445 "Device %1!s! is compatible" 0 0 "Design Software" 0 -1 1669986142080 ""} } { } 2 176444 "Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices" 0 0 "Fitter" 0 -1 1669986142080 ""} -{ "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION" "5 " "Fitter converted 5 user pins into dedicated programming pins" { { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_ASDO_DATA1~ 6 " "Pin ~ALTERA_ASDO_DATA1~ is reserved at location 6" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_ASDO_DATA1~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/" { { 0 { 0 ""} 0 22 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1669986142083 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_FLASH_nCE_nCSO~ 8 " "Pin ~ALTERA_FLASH_nCE_nCSO~ is reserved at location 8" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_FLASH_nCE_nCSO~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/" { { 0 { 0 ""} 0 24 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1669986142083 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_DCLK~ 12 " "Pin ~ALTERA_DCLK~ is reserved at location 12" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_DCLK~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/" { { 0 { 0 ""} 0 26 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1669986142083 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_DATA0~ 13 " "Pin ~ALTERA_DATA0~ is reserved at location 13" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_DATA0~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/" { { 0 { 0 ""} 0 28 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1669986142083 ""} { "Info" "IFIOMGR_RESERVED_PIN_WITH_LOCATION_SUB" "~ALTERA_nCEO~ 101 " "Pin ~ALTERA_nCEO~ is reserved at location 101" { } { { "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" "" { PinPlanner "/home/tiagorg/intelFPGA_lite/20.1/quartus/linux64/pin_planner.ppl" { ~ALTERA_nCEO~ } } } { "temporary_test_loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/" { { 0 { 0 ""} 0 30 14177 15141 0 0 "" 0 "" "" } } } } } 0 169125 "Pin %1!s! is reserved at location %2!s!" 0 0 "Design Software" 0 -1 1669986142083 ""} } { } 0 169124 "Fitter converted %1!d! user pins into dedicated programming pins" 0 0 "Fitter" 0 -1 1669986142083 ""} -{ "Warning" "WCUT_CUT_ATOM_PINS_WITH_INCOMPLETE_IO_ASSIGNMENTS" "" "Some pins have incomplete I/O assignments. Refer to the I/O Assignment Warnings report for details" { } { } 0 15714 "Some pins have incomplete I/O assignments. Refer to the I/O Assignment Warnings report for details" 0 0 "Fitter" 0 -1 1669986142084 ""} -{ "Critical Warning" "WFIOMGR_PINS_MISSING_LOCATION_INFO" "5 5 " "No exact pin location assignment(s) for 5 pins of 5 total pins. For the list of pins please refer to the I/O Assignment Warnings table in the fitter report." { } { } 1 169085 "No exact pin location assignment(s) for %1!d! pins of %2!d! total pins. For the list of pins please refer to the I/O Assignment Warnings table in the fitter report." 0 0 "Fitter" 0 -1 1669986142332 ""} -{ "Critical Warning" "WSTA_SDC_NOT_FOUND" "Teste1.sdc " "Synopsys Design Constraints File file not found: 'Teste1.sdc'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." { } { } 1 332012 "Synopsys Design Constraints File file not found: '%1!s!'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." 0 0 "Fitter" 0 -1 1669986142424 ""} -{ "Info" "ISTA_NO_CLOCK_FOUND_NO_DERIVING_MSG" "base clocks " "No user constrained base clocks found in the design" { } { } 0 332144 "No user constrained %1!s! found in the design" 0 0 "Fitter" 0 -1 1669986142424 ""} -{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Fitter" 0 -1 1669986142425 ""} -{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Fitter" 0 -1 1669986142425 ""} -{ "Info" "ISTA_NO_CLOCK_UNCERTAINTY_FOUND_DERIVING" "\"derive_clock_uncertainty\" " "No user constrained clock uncertainty found in the design. Calling \"derive_clock_uncertainty\"" { } { } 0 332143 "No user constrained clock uncertainty found in the design. Calling %1!s!" 0 0 "Fitter" 0 -1 1669986142426 ""} -{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Fitter" 0 -1 1669986142426 ""} -{ "Info" "ISTA_TDC_NO_DEFAULT_OPTIMIZATION_GOALS" "" "Timing requirements not specified -- quality metrics such as performance may be sacrificed to reduce compilation time." { } { } 0 332130 "Timing requirements not specified -- quality metrics such as performance may be sacrificed to reduce compilation time." 0 0 "Fitter" 0 -1 1669986142426 ""} -{ "Info" "IFSAC_FSAC_REGISTER_PACKING_START_REGPACKING_INFO" "" "Starting register packing" { } { } 0 176233 "Starting register packing" 0 0 "Fitter" 0 -1 1669986142428 ""} -{ "Extra Info" "IFSAC_FSAC_START_REG_LOCATION_PROCESSING" "" "Performing register packing on registers with non-logic cell location assignments" { } { } 1 176273 "Performing register packing on registers with non-logic cell location assignments" 1 0 "Fitter" 0 -1 1669986142428 ""} -{ "Extra Info" "IFSAC_FSAC_FINISH_REG_LOCATION_PROCESSING" "" "Completed register packing on registers with non-logic cell location assignments" { } { } 1 176274 "Completed register packing on registers with non-logic cell location assignments" 1 0 "Fitter" 0 -1 1669986142428 ""} -{ "Extra Info" "IFSAC_FSAC_REGISTER_PACKING_BEGIN_FAST_REGISTER_INFO" "" "Started Fast Input/Output/OE register processing" { } { } 1 176236 "Started Fast Input/Output/OE register processing" 1 0 "Fitter" 0 -1 1669986142429 ""} -{ "Extra Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_FAST_REGISTER_INFO" "" "Finished Fast Input/Output/OE register processing" { } { } 1 176237 "Finished Fast Input/Output/OE register processing" 1 0 "Fitter" 0 -1 1669986142429 ""} -{ "Extra Info" "IFSAC_FSAC_START_MAC_SCAN_CHAIN_INFERENCING" "" "Start inferring scan chains for DSP blocks" { } { } 1 176238 "Start inferring scan chains for DSP blocks" 1 0 "Fitter" 0 -1 1669986142429 ""} -{ "Extra Info" "IFSAC_FSAC_FINISH_MAC_SCAN_CHAIN_INFERENCING" "" "Inferring scan chains for DSP blocks is complete" { } { } 1 176239 "Inferring scan chains for DSP blocks is complete" 1 0 "Fitter" 0 -1 1669986142429 ""} -{ "Extra Info" "IFSAC_FSAC_START_IO_MULT_RAM_PACKING" "" "Moving registers into I/O cells, Multiplier Blocks, and RAM blocks to improve timing and density" { } { } 1 176248 "Moving registers into I/O cells, Multiplier Blocks, and RAM blocks to improve timing and density" 1 0 "Fitter" 0 -1 1669986142429 ""} -{ "Extra Info" "IFSAC_FSAC_FINISH_IO_MULT_RAM_PACKING" "" "Finished moving registers into I/O cells, Multiplier Blocks, and RAM blocks" { } { } 1 176249 "Finished moving registers into I/O cells, Multiplier Blocks, and RAM blocks" 1 0 "Fitter" 0 -1 1669986142429 ""} -{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_REGPACKING_INFO" "" "Finished register packing" { { "Extra Info" "IFSAC_NO_REGISTERS_WERE_PACKED" "" "No registers were packed into other blocks" { } { } 1 176219 "No registers were packed into other blocks" 0 0 "Design Software" 0 -1 1669986142429 ""} } { } 0 176235 "Finished register packing" 0 0 "Fitter" 0 -1 1669986142429 ""} -{ "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement " "Statistics of I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement" { { "Info" "IFSAC_FSAC_SINGLE_IOC_GROUP_STATISTICS" "5 unused 2.5V 4 1 0 " "Number of I/O pins in group: 5 (unused VREF, 2.5V VCCIO, 4 input, 1 output, 0 bidirectional)" { { "Info" "IFSAC_FSAC_IO_STDS_IN_IOC_GROUP" "2.5 V. " "I/O standards used: 2.5 V." { } { } 0 176212 "I/O standards used: %1!s!" 0 0 "Design Software" 0 -1 1669986142430 ""} } { } 0 176211 "Number of I/O pins in group: %1!d! (%2!s! VREF, %3!s! VCCIO, %4!d! input, %5!d! output, %6!d! bidirectional)" 0 0 "Design Software" 0 -1 1669986142430 ""} } { } 0 176214 "Statistics of %1!s!" 0 0 "Fitter" 0 -1 1669986142430 ""} -{ "Info" "IFSAC_FSAC_IO_STATS_BEFORE_AFTER_PLACEMENT" "before " "I/O bank details before I/O pin placement" { { "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O banks " "Statistics of I/O banks" { { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "1 does not use undetermined 4 7 " "I/O bank number 1 does not use VREF pins and has undetermined VCCIO pins. 4 total pin(s) used -- 7 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1669986142430 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "2 does not use undetermined 0 8 " "I/O bank number 2 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 8 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1669986142430 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "3 does not use undetermined 0 11 " "I/O bank number 3 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 11 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1669986142430 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "4 does not use undetermined 0 14 " "I/O bank number 4 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 14 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1669986142430 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "5 does not use undetermined 0 13 " "I/O bank number 5 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 13 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1669986142430 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "6 does not use undetermined 1 9 " "I/O bank number 6 does not use VREF pins and has undetermined VCCIO pins. 1 total pin(s) used -- 9 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1669986142430 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "7 does not use undetermined 0 13 " "I/O bank number 7 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 13 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1669986142430 ""} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "8 does not use undetermined 0 12 " "I/O bank number 8 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 12 pins available" { } { } 0 176213 "I/O bank number %1!s! %2!s! VREF pins and has %3!s! VCCIO pins. %4!d! total pin(s) used -- %5!d! pins available" 0 0 "Design Software" 0 -1 1669986142430 ""} } { } 0 176214 "Statistics of %1!s!" 0 0 "Design Software" 0 -1 1669986142430 ""} } { } 0 176215 "I/O bank details %1!s! I/O pin placement" 0 0 "Fitter" 0 -1 1669986142430 ""} -{ "Info" "IFITCC_FITTER_PREPARATION_END" "00:00:00 " "Fitter preparation operations ending: elapsed time is 00:00:00" { } { } 0 171121 "Fitter preparation operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1669986142434 ""} -{ "Info" "IVPR20K_VPR_FAMILY_APL_ERROR" "" "Fitter has disabled Advanced Physical Optimization because it is not supported for the current family." { } { } 0 14896 "Fitter has disabled Advanced Physical Optimization because it is not supported for the current family." 0 0 "Fitter" 0 -1 1669986142436 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_START" "" "Fitter placement preparation operations beginning" { } { } 0 170189 "Fitter placement preparation operations beginning" 0 0 "Fitter" 0 -1 1669986142791 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_END" "00:00:00 " "Fitter placement preparation operations ending: elapsed time is 00:00:00" { } { } 0 170190 "Fitter placement preparation operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1669986142806 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_START" "" "Fitter placement operations beginning" { } { } 0 170191 "Fitter placement operations beginning" 0 0 "Fitter" 0 -1 1669986142813 ""} -{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Fitter placement was successful" { } { } 0 170137 "Fitter placement was successful" 0 0 "Fitter" 0 -1 1669986142878 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "00:00:00 " "Fitter placement operations ending: elapsed time is 00:00:00" { } { } 0 170192 "Fitter placement operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1669986142879 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Fitter routing operations beginning" { } { } 0 170193 "Fitter routing operations beginning" 0 0 "Fitter" 0 -1 1669986143025 ""} -{ "Info" "IFITAPI_FITAPI_VPR_PERCENT_ROUTING_RESOURCE_USAGE" "0 " "Router estimated average interconnect usage is 0% of the available device resources" { { "Info" "IFITAPI_FITAPI_VPR_PEAK_ROUTING_REGION" "0 X0_Y0 X10_Y11 " "Router estimated peak interconnect usage is 0% of the available device resources in the region that extends from location X0_Y0 to location X10_Y11" { } { { "loc" "" { Generic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/" { { 1 { 0 "Router estimated peak interconnect usage is 0% of the available device resources in the region that extends from location X0_Y0 to location X10_Y11"} { { 12 { 0 ""} 0 0 11 12 } } } } } } } 0 170196 "Router estimated peak interconnect usage is %1!d!%% of the available device resources in the region that extends from location %2!s! to location %3!s!" 0 0 "Design Software" 0 -1 1669986143311 ""} } { } 0 170195 "Router estimated average interconnect usage is %1!d!%% of the available device resources" 0 0 "Fitter" 0 -1 1669986143311 ""} -{ "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED" "" "The Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." { { "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED_FOR_ROUTABILITY" "" "Optimizations that may affect the design's routability were skipped" { } { } 0 170201 "Optimizations that may affect the design's routability were skipped" 0 0 "Design Software" 0 -1 1669986143334 ""} { "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED_FOR_TIMING" "" "Optimizations that may affect the design's timing were skipped" { } { } 0 170200 "Optimizations that may affect the design's timing were skipped" 0 0 "Design Software" 0 -1 1669986143334 ""} } { } 0 170199 "The Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." 0 0 "Fitter" 0 -1 1669986143334 ""} -{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:00 " "Fitter routing operations ending: elapsed time is 00:00:00" { } { } 0 170194 "Fitter routing operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1669986143336 ""} -{ "Info" "IVPR20K_VPR_TIMING_ANALYSIS_TIME" "the Fitter 0.01 " "Total time spent on timing analysis during the Fitter is 0.01 seconds." { } { } 0 11888 "Total time spent on timing analysis during %1!s! is %2!s! seconds." 0 0 "Fitter" 0 -1 1669986143440 ""} -{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Fitter" 0 -1 1669986143444 ""} -{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Fitter" 0 -1 1669986143572 ""} -{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Fitter" 0 -1 1669986143572 ""} -{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Fitter" 0 -1 1669986143857 ""} -{ "Info" "IFITCC_FITTER_POST_OPERATION_END" "00:00:01 " "Fitter post-fit operations ending: elapsed time is 00:00:01" { } { } 0 11218 "Fitter post-fit operations ending: elapsed time is %1!s!" 0 0 "Fitter" 0 -1 1669986144120 ""} -{ "Info" "IRDB_WROTE_SUPPRESSED_MSGS" "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/output_files/Teste1.fit.smsg " "Generated suppressed messages file /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/output_files/Teste1.fit.smsg" { } { } 0 144001 "Generated suppressed messages file %1!s!" 0 0 "Fitter" 0 -1 1669986144314 ""} -{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 6 s Quartus Prime " "Quartus Prime Fitter was successful. 0 errors, 6 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "944 " "Peak virtual memory: 944 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1669986144450 ""} { "Info" "IQEXE_END_BANNER_TIME" "Fri Dec 2 13:02:24 2022 " "Processing ended: Fri Dec 2 13:02:24 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1669986144450 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:03 " "Elapsed time: 00:00:03" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1669986144450 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:03 " "Total CPU time (on all processors): 00:00:03" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1669986144450 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Fitter" 0 -1 1669986144450 ""} diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.hier_info b/1ano/isd/quartus-projects/Teste/db/Teste1.hier_info deleted file mode 100644 index 7f57f7e..0000000 --- a/1ano/isd/quartus-projects/Teste/db/Teste1.hier_info +++ /dev/null @@ -1,43 +0,0 @@ -|Teste3 -F <= Teste1:inst.Y -D => inst3.IN0 -D => Teste1:inst.X4 -D => Teste1:inst.X5 -A => Teste1:inst.S[2] -B => Teste1:inst.S[1] -C => Teste1:inst.S[0] - - -|Teste3|Teste1:inst -Y <= inst3.DB_MAX_OUTPUT_PORT_TYPE -X1 => 74153:inst.1C1 -S[0] => 74153:inst.A -S[1] => 74153:inst.B -S[2] => 74153:inst.1GN -S[2] => inst2.IN0 -X0 => 74153:inst.1C0 -X4 => 74153:inst.2C0 -X6 => 74153:inst.2C2 -X2 => 74153:inst.1C2 -X3 => 74153:inst.1C3 -X5 => 74153:inst.2C1 -X7 => 74153:inst.2C3 - - -|Teste3|Teste1:inst|74153:inst -1Y <= 9.DB_MAX_OUTPUT_PORT_TYPE -1GN => 26.IN0 -B => 27.IN0 -A => 29.IN0 -1C0 => 1.IN3 -1C1 => 2.IN3 -1C2 => 3.IN3 -1C3 => 4.IN3 -2Y <= 10.DB_MAX_OUTPUT_PORT_TYPE -2C0 => 5.IN0 -2GN => 25.IN0 -2C1 => 6.IN0 -2C2 => 7.IN0 -2C3 => 8.IN0 - - diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.hif b/1ano/isd/quartus-projects/Teste/db/Teste1.hif deleted file mode 100644 index 850b582..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.hif and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.lpc.html b/1ano/isd/quartus-projects/Teste/db/Teste1.lpc.html deleted file mode 100644 index a3bdad2..0000000 --- a/1ano/isd/quartus-projects/Teste/db/Teste1.lpc.html +++ /dev/null @@ -1,34 +0,0 @@ - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
HierarchyInputConstant InputUnused InputFloating InputOutputConstant OutputUnused OutputFloating OutputBidirConstant BidirUnused BidirInput only BidirOutput only Bidir
inst11404144400000
diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.lpc.rdb b/1ano/isd/quartus-projects/Teste/db/Teste1.lpc.rdb deleted file mode 100644 index e2dbe64..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.lpc.rdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.lpc.txt b/1ano/isd/quartus-projects/Teste/db/Teste1.lpc.txt deleted file mode 100644 index 11bc11b..0000000 --- a/1ano/isd/quartus-projects/Teste/db/Teste1.lpc.txt +++ /dev/null @@ -1,7 +0,0 @@ -+----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Legal Partition Candidates ; -+-----------+-------+----------------+--------------+----------------+--------+-----------------+---------------+-----------------+-------+----------------+--------------+------------------+-------------------+ -; Hierarchy ; Input ; Constant Input ; Unused Input ; Floating Input ; Output ; Constant Output ; Unused Output ; Floating Output ; Bidir ; Constant Bidir ; Unused Bidir ; Input only Bidir ; Output only Bidir ; -+-----------+-------+----------------+--------------+----------------+--------+-----------------+---------------+-----------------+-------+----------------+--------------+------------------+-------------------+ -; inst ; 11 ; 4 ; 0 ; 4 ; 1 ; 4 ; 4 ; 4 ; 0 ; 0 ; 0 ; 0 ; 0 ; -+-----------+-------+----------------+--------------+----------------+--------+-----------------+---------------+-----------------+-------+----------------+--------------+------------------+-------------------+ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.map.ammdb b/1ano/isd/quartus-projects/Teste/db/Teste1.map.ammdb deleted file mode 100644 index 790b913..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.map.ammdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.map.bpm b/1ano/isd/quartus-projects/Teste/db/Teste1.map.bpm deleted file mode 100644 index 9eb19af..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.map.bpm and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.map.cdb b/1ano/isd/quartus-projects/Teste/db/Teste1.map.cdb deleted file mode 100644 index 83377de..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.map.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.map.hdb b/1ano/isd/quartus-projects/Teste/db/Teste1.map.hdb deleted file mode 100644 index 000f4e0..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.map.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.map.kpt b/1ano/isd/quartus-projects/Teste/db/Teste1.map.kpt deleted file mode 100644 index 4506d37..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.map.kpt and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.map.logdb b/1ano/isd/quartus-projects/Teste/db/Teste1.map.logdb deleted file mode 100644 index 626799f..0000000 --- a/1ano/isd/quartus-projects/Teste/db/Teste1.map.logdb +++ /dev/null @@ -1 +0,0 @@ -v1 diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.map.qmsg b/1ano/isd/quartus-projects/Teste/db/Teste1.map.qmsg deleted file mode 100644 index 26ca47d..0000000 --- a/1ano/isd/quartus-projects/Teste/db/Teste1.map.qmsg +++ /dev/null @@ -1,15 +0,0 @@ -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1669986134544 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "Analysis & Synthesis Quartus Prime " "Running Quartus Prime Analysis & Synthesis" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669986134544 ""} { "Info" "IQEXE_START_BANNER_TIME" "Fri Dec 2 13:02:14 2022 " "Processing started: Fri Dec 2 13:02:14 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1669986134544 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1669986134544 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_map --read_settings_files=on --write_settings_files=off Teste1 -c Teste1 " "Command: quartus_map --read_settings_files=on --write_settings_files=off Teste1 -c Teste1" { } { } 0 0 "Command: %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1669986134545 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Analysis & Synthesis" 0 -1 1669986134656 ""} -{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Analysis & Synthesis" 0 -1 1669986134657 ""} -{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "Teste1.bdf 1 1 " "Found 1 design units, including 1 entities, in source file Teste1.bdf" { { "Info" "ISGN_ENTITY_NAME" "1 Teste1 " "Found entity 1: Teste1" { } { { "Teste1.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Teste1.bdf" { } } } } 0 12023 "Found entity %1!d!: %2!s!" 0 0 "Design Software" 0 -1 1669986140555 ""} } { } 0 12021 "Found %2!llu! design units, including %3!llu! entities, in source file %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1669986140555 ""} -{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "Teste3.bdf 1 1 " "Found 1 design units, including 1 entities, in source file Teste3.bdf" { { "Info" "ISGN_ENTITY_NAME" "1 Teste3 " "Found entity 1: Teste3" { } { { "Teste3.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Teste3.bdf" { } } } } 0 12023 "Found entity %1!d!: %2!s!" 0 0 "Design Software" 0 -1 1669986140556 ""} } { } 0 12021 "Found %2!llu! design units, including %3!llu! entities, in source file %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1669986140556 ""} -{ "Info" "ISGN_START_ELABORATION_TOP" "Teste3 " "Elaborating entity \"Teste3\" for the top level hierarchy" { } { } 0 12127 "Elaborating entity \"%1!s!\" for the top level hierarchy" 0 0 "Analysis & Synthesis" 0 -1 1669986140582 ""} -{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "Teste1 Teste1:inst " "Elaborating entity \"Teste1\" for hierarchy \"Teste1:inst\"" { } { { "Teste3.bdf" "inst" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Teste3.bdf" { { 152 504 600 344 "inst" "" } } } } } 0 12128 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0 "Analysis & Synthesis" 0 -1 1669986140584 ""} -{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "74153 Teste1:inst\|74153:inst " "Elaborating entity \"74153\" for hierarchy \"Teste1:inst\|74153:inst\"" { } { { "Teste1.bdf" "inst" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Teste1.bdf" { { 176 416 536 400 "inst" "" } } } } } 0 12128 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0 "Analysis & Synthesis" 0 -1 1669986140586 ""} -{ "Info" "ISGN_ELABORATION_HEADER" "Teste1:inst\|74153:inst " "Elaborated megafunction instantiation \"Teste1:inst\|74153:inst\"" { } { { "Teste1.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Teste1.bdf" { { 176 416 536 400 "inst" "" } } } } } 0 12130 "Elaborated megafunction instantiation \"%1!s!\"" 0 0 "Analysis & Synthesis" 0 -1 1669986140586 ""} -{ "Info" "ISUTIL_TIMING_DRIVEN_SYNTHESIS_RUNNING" "" "Timing-Driven Synthesis is running" { } { } 0 286030 "Timing-Driven Synthesis is running" 0 0 "Analysis & Synthesis" 0 -1 1669986140894 ""} -{ "Info" "IBPM_HARD_BLOCK_PARTITION_CREATED" "hard_block:auto_generated_inst " "Generating hard_block partition \"hard_block:auto_generated_inst\"" { { "Info" "IBPM_HARD_BLOCK_PARTITION_NODE" "0 0 0 0 0 " "Adding 0 node(s), including 0 DDIO, 0 PLL, 0 transceiver and 0 LCELL" { } { } 0 16011 "Adding %1!d! node(s), including %2!d! DDIO, %3!d! PLL, %4!d! transceiver and %5!d! LCELL" 0 0 "Design Software" 0 -1 1669986141136 ""} } { } 0 16010 "Generating hard_block partition \"%1!s!\"" 0 0 "Analysis & Synthesis" 0 -1 1669986141136 ""} -{ "Info" "ICUT_CUT_TM_SUMMARY" "6 " "Implemented 6 device resources after synthesis - the final resource count might be different" { { "Info" "ICUT_CUT_TM_IPINS" "4 " "Implemented 4 input pins" { } { } 0 21058 "Implemented %1!d! input pins" 0 0 "Design Software" 0 -1 1669986141153 ""} { "Info" "ICUT_CUT_TM_OPINS" "1 " "Implemented 1 output pins" { } { } 0 21059 "Implemented %1!d! output pins" 0 0 "Design Software" 0 -1 1669986141153 ""} { "Info" "ICUT_CUT_TM_LCELLS" "1 " "Implemented 1 logic cells" { } { } 0 21061 "Implemented %1!d! logic cells" 0 0 "Design Software" 0 -1 1669986141153 ""} } { } 0 21057 "Implemented %1!d! device resources after synthesis - the final resource count might be different" 0 0 "Analysis & Synthesis" 0 -1 1669986141153 ""} -{ "Info" "IQEXE_ERROR_COUNT" "Analysis & Synthesis 0 s 1 Quartus Prime " "Quartus Prime Analysis & Synthesis was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "398 " "Peak virtual memory: 398 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1669986141158 ""} { "Info" "IQEXE_END_BANNER_TIME" "Fri Dec 2 13:02:21 2022 " "Processing ended: Fri Dec 2 13:02:21 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1669986141158 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:07 " "Elapsed time: 00:00:07" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1669986141158 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:19 " "Total CPU time (on all processors): 00:00:19" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1669986141158 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Analysis & Synthesis" 0 -1 1669986141158 ""} diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.map.rdb b/1ano/isd/quartus-projects/Teste/db/Teste1.map.rdb deleted file mode 100644 index b25916b..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.map.rdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.map_bb.cdb b/1ano/isd/quartus-projects/Teste/db/Teste1.map_bb.cdb deleted file mode 100644 index e7f9ecd..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.map_bb.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.map_bb.hdb b/1ano/isd/quartus-projects/Teste/db/Teste1.map_bb.hdb deleted file mode 100644 index c73c92b..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.map_bb.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.map_bb.logdb b/1ano/isd/quartus-projects/Teste/db/Teste1.map_bb.logdb deleted file mode 100644 index 626799f..0000000 --- a/1ano/isd/quartus-projects/Teste/db/Teste1.map_bb.logdb +++ /dev/null @@ -1 +0,0 @@ -v1 diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.pre_map.hdb b/1ano/isd/quartus-projects/Teste/db/Teste1.pre_map.hdb deleted file mode 100644 index 2495ea3..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.pre_map.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.root_partition.map.reg_db.cdb b/1ano/isd/quartus-projects/Teste/db/Teste1.root_partition.map.reg_db.cdb deleted file mode 100644 index c58d164..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.root_partition.map.reg_db.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.routing.rdb b/1ano/isd/quartus-projects/Teste/db/Teste1.routing.rdb deleted file mode 100644 index 788ba14..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.routing.rdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.rtlv.hdb b/1ano/isd/quartus-projects/Teste/db/Teste1.rtlv.hdb deleted file mode 100644 index 9ff0a44..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.rtlv.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.rtlv_sg.cdb b/1ano/isd/quartus-projects/Teste/db/Teste1.rtlv_sg.cdb deleted file mode 100644 index c46bc21..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.rtlv_sg.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.rtlv_sg_swap.cdb b/1ano/isd/quartus-projects/Teste/db/Teste1.rtlv_sg_swap.cdb deleted file mode 100644 index cabfd89..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.rtlv_sg_swap.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.sld_design_entry.sci b/1ano/isd/quartus-projects/Teste/db/Teste1.sld_design_entry.sci deleted file mode 100644 index 7d39add..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.sld_design_entry.sci and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.sld_design_entry_dsc.sci b/1ano/isd/quartus-projects/Teste/db/Teste1.sld_design_entry_dsc.sci deleted file mode 100644 index 7d39add..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.sld_design_entry_dsc.sci and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.smart_action.txt b/1ano/isd/quartus-projects/Teste/db/Teste1.smart_action.txt deleted file mode 100644 index 11b531f..0000000 --- a/1ano/isd/quartus-projects/Teste/db/Teste1.smart_action.txt +++ /dev/null @@ -1 +0,0 @@ -SOURCE diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.sta.qmsg b/1ano/isd/quartus-projects/Teste/db/Teste1.sta.qmsg deleted file mode 100644 index 292b381..0000000 --- a/1ano/isd/quartus-projects/Teste/db/Teste1.sta.qmsg +++ /dev/null @@ -1,49 +0,0 @@ -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1669986146524 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "Timing Analyzer Quartus Prime " "Running Quartus Prime Timing Analyzer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669986146524 ""} { "Info" "IQEXE_START_BANNER_TIME" "Fri Dec 2 13:02:26 2022 " "Processing started: Fri Dec 2 13:02:26 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1669986146524 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Timing Analyzer" 0 -1 1669986146524 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_sta Teste1 -c Teste1 " "Command: quartus_sta Teste1 -c Teste1" { } { } 0 0 "Command: %1!s!" 0 0 "Timing Analyzer" 0 -1 1669986146524 ""} -{ "Info" "0" "" "qsta_default_script.tcl version: #1" { } { } 0 0 "qsta_default_script.tcl version: #1" 0 0 "Timing Analyzer" 0 0 1669986146547 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Timing Analyzer" 0 -1 1669986146596 ""} -{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Timing Analyzer" 0 -1 1669986146596 ""} -{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "High junction temperature 85 " "High junction temperature operating condition is not set. Assuming a default value of '85'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Timing Analyzer" 0 -1 1669986146639 ""} -{ "Info" "ICUT_CUT_DEFAULT_OPERATING_CONDITION" "Low junction temperature 0 " "Low junction temperature operating condition is not set. Assuming a default value of '0'." { } { } 0 21076 "%1!s! operating condition is not set. Assuming a default value of '%2!s!'." 0 0 "Timing Analyzer" 0 -1 1669986146639 ""} -{ "Critical Warning" "WSTA_SDC_NOT_FOUND" "Teste1.sdc " "Synopsys Design Constraints File file not found: 'Teste1.sdc'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." { } { } 1 332012 "Synopsys Design Constraints File file not found: '%1!s!'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." 0 0 "Timing Analyzer" 0 -1 1669986146777 ""} -{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1669986146777 ""} -{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1669986146777 ""} -{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1669986146777 ""} -{ "Info" "ISTA_NO_CLOCK_UNCERTAINTY_FOUND_DERIVING" "\"derive_clock_uncertainty\" " "No user constrained clock uncertainty found in the design. Calling \"derive_clock_uncertainty\"" { } { } 0 332143 "No user constrained clock uncertainty found in the design. Calling %1!s!" 0 0 "Timing Analyzer" 0 -1 1669986146777 ""} -{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1669986146777 ""} -{ "Info" "0" "" "Found TIMING_ANALYZER_REPORT_SCRIPT_INCLUDE_DEFAULT_ANALYSIS = ON" { } { } 0 0 "Found TIMING_ANALYZER_REPORT_SCRIPT_INCLUDE_DEFAULT_ANALYSIS = ON" 0 0 "Timing Analyzer" 0 0 1669986146778 ""} -{ "Info" "ISTA_NO_CLOCKS_TO_REPORT" "" "No clocks to report" { } { } 0 332159 "No clocks to report" 0 0 "Timing Analyzer" 0 -1 1669986146780 ""} -{ "Info" "0" "" "Analyzing Slow 1200mV 85C Model" { } { } 0 0 "Analyzing Slow 1200mV 85C Model" 0 0 "Timing Analyzer" 0 0 1669986146780 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "fmax " "No fmax paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669986146781 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669986146783 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669986146784 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669986146784 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669986146785 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669986146785 ""} -{ "Info" "0" "" "Analyzing Slow 1200mV 0C Model" { } { } 0 0 "Analyzing Slow 1200mV 0C Model" 0 0 "Timing Analyzer" 0 0 1669986146787 ""} -{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Timing Analyzer" 0 -1 1669986146802 ""} -{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Timing Analyzer" 0 -1 1669986147073 ""} -{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1669986147086 ""} -{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1669986147086 ""} -{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1669986147086 ""} -{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1669986147086 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "fmax " "No fmax paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669986147087 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669986147087 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669986147088 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669986147089 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669986147089 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669986147090 ""} -{ "Info" "0" "" "Analyzing Fast 1200mV 0C Model" { } { } 0 0 "Analyzing Fast 1200mV 0C Model" 0 0 "Timing Analyzer" 0 0 1669986147093 ""} -{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1669986147145 ""} -{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1669986147145 ""} -{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1669986147145 ""} -{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1669986147145 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669986147146 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669986147147 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669986147147 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669986147148 ""} -{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1669986147148 ""} -{ "Info" "ISTA_UCP_NOT_CONSTRAINED" "setup " "Design is not fully constrained for setup requirements" { } { } 0 332102 "Design is not fully constrained for %1!s! requirements" 0 0 "Timing Analyzer" 0 -1 1669986147393 ""} -{ "Info" "ISTA_UCP_NOT_CONSTRAINED" "hold " "Design is not fully constrained for hold requirements" { } { } 0 332102 "Design is not fully constrained for %1!s! requirements" 0 0 "Timing Analyzer" 0 -1 1669986147393 ""} -{ "Info" "IQEXE_ERROR_COUNT" "Timing Analyzer 0 s 5 s Quartus Prime " "Quartus Prime Timing Analyzer was successful. 0 errors, 5 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "465 " "Peak virtual memory: 465 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1669986147402 ""} { "Info" "IQEXE_END_BANNER_TIME" "Fri Dec 2 13:02:27 2022 " "Processing ended: Fri Dec 2 13:02:27 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1669986147402 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:01 " "Elapsed time: 00:00:01" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1669986147402 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:01 " "Total CPU time (on all processors): 00:00:01" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1669986147402 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Timing Analyzer" 0 -1 1669986147402 ""} diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.sta.rdb b/1ano/isd/quartus-projects/Teste/db/Teste1.sta.rdb deleted file mode 100644 index 42c4faf..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.sta.rdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.sta_cmp.6_slow_1200mv_85c.tdb b/1ano/isd/quartus-projects/Teste/db/Teste1.sta_cmp.6_slow_1200mv_85c.tdb deleted file mode 100644 index 1024b3b..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.sta_cmp.6_slow_1200mv_85c.tdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.tis_db_list.ddb b/1ano/isd/quartus-projects/Teste/db/Teste1.tis_db_list.ddb deleted file mode 100644 index 73e5ec9..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.tis_db_list.ddb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.tiscmp.fast_1200mv_0c.ddb b/1ano/isd/quartus-projects/Teste/db/Teste1.tiscmp.fast_1200mv_0c.ddb deleted file mode 100644 index 6b56fcf..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.tiscmp.fast_1200mv_0c.ddb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.tiscmp.slow_1200mv_0c.ddb b/1ano/isd/quartus-projects/Teste/db/Teste1.tiscmp.slow_1200mv_0c.ddb deleted file mode 100644 index 0bd7d48..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.tiscmp.slow_1200mv_0c.ddb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.tiscmp.slow_1200mv_85c.ddb b/1ano/isd/quartus-projects/Teste/db/Teste1.tiscmp.slow_1200mv_85c.ddb deleted file mode 100644 index 84bbd1b..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.tiscmp.slow_1200mv_85c.ddb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.tmw_info b/1ano/isd/quartus-projects/Teste/db/Teste1.tmw_info deleted file mode 100644 index 1bd50f7..0000000 --- a/1ano/isd/quartus-projects/Teste/db/Teste1.tmw_info +++ /dev/null @@ -1,4 +0,0 @@ -start_full_compilation:s -start_assembler:s-start_full_compilation -start_timing_analyzer:s-start_full_compilation -start_eda_netlist_writer:s-start_full_compilation diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1.vpr.ammdb b/1ano/isd/quartus-projects/Teste/db/Teste1.vpr.ammdb deleted file mode 100644 index 536a597..0000000 Binary files a/1ano/isd/quartus-projects/Teste/db/Teste1.vpr.ammdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/db/Teste1_partition_pins.json b/1ano/isd/quartus-projects/Teste/db/Teste1_partition_pins.json deleted file mode 100644 index 08eb5d2..0000000 --- a/1ano/isd/quartus-projects/Teste/db/Teste1_partition_pins.json +++ /dev/null @@ -1,29 +0,0 @@ -{ - "partitions" : [ - { - "name" : "Top", - "pins" : [ - { - "name" : "F", - "strict" : false - }, - { - "name" : "C", - "strict" : false - }, - { - "name" : "B", - "strict" : false - }, - { - "name" : "D", - "strict" : false - }, - { - "name" : "A", - "strict" : false - } - ] - } - ] -} \ No newline at end of file diff --git a/1ano/isd/quartus-projects/Teste/db/prev_cmp_Teste1.qmsg b/1ano/isd/quartus-projects/Teste/db/prev_cmp_Teste1.qmsg deleted file mode 100644 index 13103e0..0000000 --- a/1ano/isd/quartus-projects/Teste/db/prev_cmp_Teste1.qmsg +++ /dev/null @@ -1,12 +0,0 @@ -{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1669986104537 ""} -{ "Info" "IQEXE_START_BANNER_PRODUCT" "Analysis & Synthesis Quartus Prime " "Running Quartus Prime Analysis & Synthesis" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1669986104537 ""} { "Info" "IQEXE_START_BANNER_TIME" "Fri Dec 2 13:01:44 2022 " "Processing started: Fri Dec 2 13:01:44 2022" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1669986104537 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1669986104537 ""} -{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_map --read_settings_files=on --write_settings_files=off Teste1 -c Teste1 " "Command: quartus_map --read_settings_files=on --write_settings_files=off Teste1 -c Teste1" { } { } 0 0 "Command: %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1669986104537 ""} -{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Analysis & Synthesis" 0 -1 1669986104642 ""} -{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Analysis & Synthesis" 0 -1 1669986104642 ""} -{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "Teste1.bdf 1 1 " "Found 1 design units, including 1 entities, in source file Teste1.bdf" { { "Info" "ISGN_ENTITY_NAME" "1 Teste1 " "Found entity 1: Teste1" { } { { "Teste1.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Teste1.bdf" { } } } } 0 12023 "Found entity %1!d!: %2!s!" 0 0 "Design Software" 0 -1 1669986110676 ""} } { } 0 12021 "Found %2!llu! design units, including %3!llu! entities, in source file %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1669986110676 ""} -{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "Teste3.bdf 1 1 " "Found 1 design units, including 1 entities, in source file Teste3.bdf" { { "Info" "ISGN_ENTITY_NAME" "1 Teste3 " "Found entity 1: Teste3" { } { { "Teste3.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Teste3.bdf" { } } } } 0 12023 "Found entity %1!d!: %2!s!" 0 0 "Design Software" 0 -1 1669986110677 ""} } { } 0 12021 "Found %2!llu! design units, including %3!llu! entities, in source file %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1669986110677 ""} -{ "Info" "ISGN_START_ELABORATION_TOP" "Teste3 " "Elaborating entity \"Teste3\" for the top level hierarchy" { } { } 0 12127 "Elaborating entity \"%1!s!\" for the top level hierarchy" 0 0 "Analysis & Synthesis" 0 -1 1669986110704 ""} -{ "Error" "EGDFX_NO_NAME_FOUND_FOR_BUS" "" "Can't find name for bus" { } { { "Teste3.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Teste3.bdf" { { 184 480 504 184 "" "" } { 176 352 448 176 "" "" } { 144 352 448 144 "" "" } { 160 480 480 184 "" "" } { 160 448 480 160 "" "" } { 117 448 461 160 "S\[2\]" "" } { 144 352 461 160 "S\[1\]" "" } { 160 440 453 187 "S\[0\]" "" } } } } } 0 275033 "Can't find name for bus" 0 0 "Analysis & Synthesis" 0 -1 1669986110705 ""} -{ "Error" "ESGN_TOP_HIER_ELABORATION_FAILURE" "" "Can't elaborate top-level user hierarchy" { } { } 0 12153 "Can't elaborate top-level user hierarchy" 0 0 "Analysis & Synthesis" 0 -1 1669986110705 ""} -{ "Error" "EQEXE_ERROR_COUNT" "Analysis & Synthesis 2 s 1 Quartus Prime " "Quartus Prime Analysis & Synthesis was unsuccessful. 2 errors, 1 warning" { { "Error" "EQEXE_END_PEAK_VSIZE_MEMORY" "352 " "Peak virtual memory: 352 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1669986110731 ""} { "Error" "EQEXE_END_BANNER_TIME" "Fri Dec 2 13:01:50 2022 " "Processing ended: Fri Dec 2 13:01:50 2022" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1669986110731 ""} { "Error" "EQEXE_ELAPSED_TIME" "00:00:06 " "Elapsed time: 00:00:06" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1669986110731 ""} { "Error" "EQEXE_ELAPSED_CPU_TIME" "00:00:18 " "Total CPU time (on all processors): 00:00:18" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1669986110731 ""} } { } 0 0 "%6!s! %1!s! was unsuccessful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Analysis & Synthesis" 0 -1 1669986110731 ""} -{ "Error" "EFLOW_ERROR_COUNT" "Full Compilation 4 s 1 " "Quartus Prime Full Compilation was unsuccessful. 4 errors, 1 warning" { } { } 0 293001 "Quartus Prime %1!s! was unsuccessful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Analysis & Synthesis" 0 -1 1669986110819 ""} diff --git a/1ano/isd/quartus-projects/Teste/incremental_db/README b/1ano/isd/quartus-projects/Teste/incremental_db/README deleted file mode 100644 index 9f62dcd..0000000 --- a/1ano/isd/quartus-projects/Teste/incremental_db/README +++ /dev/null @@ -1,11 +0,0 @@ -This folder contains data for incremental compilation. - -The compiled_partitions sub-folder contains previous compilation results for each partition. -As long as this folder is preserved, incremental compilation results from earlier compiles -can be re-used. To perform a clean compilation from source files for all partitions, both -the db and incremental_db folder should be removed. - -The imported_partitions sub-folder contains the last imported QXP for each imported partition. -As long as this folder is preserved, imported partitions will be automatically re-imported -when the db or incremental_db/compiled_partitions folders are removed. - diff --git a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.db_info b/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.db_info deleted file mode 100644 index d96ea39..0000000 --- a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.db_info +++ /dev/null @@ -1,3 +0,0 @@ -Quartus_Version = Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition -Version_Index = 520278016 -Creation_Time = Fri Dec 2 12:19:26 2022 diff --git a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.cmp.ammdb b/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.cmp.ammdb deleted file mode 100644 index a217a54..0000000 Binary files a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.cmp.ammdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.cmp.cdb b/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.cmp.cdb deleted file mode 100644 index 71c78c8..0000000 Binary files a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.cmp.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.cmp.dfp b/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.cmp.dfp deleted file mode 100644 index b1c67d6..0000000 Binary files a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.cmp.dfp and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.cmp.hdb b/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.cmp.hdb deleted file mode 100644 index 0cb5030..0000000 Binary files a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.cmp.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.cmp.logdb b/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.cmp.logdb deleted file mode 100644 index 626799f..0000000 --- a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.cmp.logdb +++ /dev/null @@ -1 +0,0 @@ -v1 diff --git a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.cmp.rcfdb b/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.cmp.rcfdb deleted file mode 100644 index e473db9..0000000 Binary files a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.cmp.rcfdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.cdb b/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.cdb deleted file mode 100644 index 20fa8be..0000000 Binary files a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.dpi b/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.dpi deleted file mode 100644 index 6710869..0000000 Binary files a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.dpi and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.hbdb.cdb b/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.hbdb.cdb deleted file mode 100644 index f13005a..0000000 Binary files a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.hbdb.cdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.hbdb.hb_info b/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.hbdb.hb_info deleted file mode 100644 index 8210c55..0000000 Binary files a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.hbdb.hb_info and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.hbdb.hdb b/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.hbdb.hdb deleted file mode 100644 index bbde05e..0000000 Binary files a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.hbdb.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.hbdb.sig b/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.hbdb.sig deleted file mode 100644 index 6c0af65..0000000 --- a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.hbdb.sig +++ /dev/null @@ -1 +0,0 @@ -c5eb7f6cdd530884c3b884e0a3668ea4 \ No newline at end of file diff --git a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.hdb b/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.hdb deleted file mode 100644 index 6c622c3..0000000 Binary files a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.kpt b/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.kpt deleted file mode 100644 index ea83658..0000000 Binary files a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.root_partition.map.kpt and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.rrp.hdb b/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.rrp.hdb deleted file mode 100644 index 7ef218a..0000000 Binary files a/1ano/isd/quartus-projects/Teste/incremental_db/compiled_partitions/Teste1.rrp.hdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/output_files/Teste1.asm.rpt b/1ano/isd/quartus-projects/Teste/output_files/Teste1.asm.rpt deleted file mode 100644 index b736c3c..0000000 --- a/1ano/isd/quartus-projects/Teste/output_files/Teste1.asm.rpt +++ /dev/null @@ -1,92 +0,0 @@ -Assembler report for Teste1 -Fri Dec 2 13:02:25 2022 -Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - - ---------------------- -; Table of Contents ; ---------------------- - 1. Legal Notice - 2. Assembler Summary - 3. Assembler Settings - 4. Assembler Generated Files - 5. Assembler Device Options: Teste1.sof - 6. Assembler Messages - - - ----------------- -; Legal Notice ; ----------------- -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. - - - -+---------------------------------------------------------------+ -; Assembler Summary ; -+-----------------------+---------------------------------------+ -; Assembler Status ; Successful - Fri Dec 2 13:02:25 2022 ; -; Revision Name ; Teste1 ; -; Top-level Entity Name ; Teste3 ; -; Family ; Cyclone IV E ; -; Device ; EP4CE6E22C6 ; -+-----------------------+---------------------------------------+ - - -+----------------------------------+ -; Assembler Settings ; -+--------+---------+---------------+ -; Option ; Setting ; Default Value ; -+--------+---------+---------------+ - - -+------------------------------------------------------------------------------------------+ -; Assembler Generated Files ; -+------------------------------------------------------------------------------------------+ -; File Name ; -+------------------------------------------------------------------------------------------+ -; /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/output_files/Teste1.sof ; -+------------------------------------------------------------------------------------------+ - - -+--------------------------------------+ -; Assembler Device Options: Teste1.sof ; -+----------------+---------------------+ -; Option ; Setting ; -+----------------+---------------------+ -; JTAG usercode ; 0x000933C1 ; -; Checksum ; 0x000933C1 ; -+----------------+---------------------+ - - -+--------------------+ -; Assembler Messages ; -+--------------------+ -Info: ******************************************************************* -Info: Running Quartus Prime Assembler - Info: Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - Info: Processing started: Fri Dec 2 13:02:25 2022 -Info: Command: quartus_asm --read_settings_files=off --write_settings_files=off Teste1 -c Teste1 -Warning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance. -Info (115031): Writing out detailed assembly data for power analysis -Info (115030): Assembler is generating device programming files -Info: Quartus Prime Assembler was successful. 0 errors, 1 warning - Info: Peak virtual memory: 354 megabytes - Info: Processing ended: Fri Dec 2 13:02:25 2022 - Info: Elapsed time: 00:00:00 - Info: Total CPU time (on all processors): 00:00:00 - - diff --git a/1ano/isd/quartus-projects/Teste/output_files/Teste1.done b/1ano/isd/quartus-projects/Teste/output_files/Teste1.done deleted file mode 100644 index 2cf7232..0000000 --- a/1ano/isd/quartus-projects/Teste/output_files/Teste1.done +++ /dev/null @@ -1 +0,0 @@ -Fri Dec 2 13:02:28 2022 diff --git a/1ano/isd/quartus-projects/Teste/output_files/Teste1.eda.rpt b/1ano/isd/quartus-projects/Teste/output_files/Teste1.eda.rpt deleted file mode 100644 index 9a8bc62..0000000 --- a/1ano/isd/quartus-projects/Teste/output_files/Teste1.eda.rpt +++ /dev/null @@ -1,108 +0,0 @@ -EDA Netlist Writer report for Teste1 -Fri Dec 2 13:03:34 2022 -Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - - ---------------------- -; Table of Contents ; ---------------------- - 1. Legal Notice - 2. EDA Netlist Writer Summary - 3. Simulation Settings - 4. Simulation Generated Files - 5. EDA Netlist Writer Messages - - - ----------------- -; Legal Notice ; ----------------- -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. - - - -+-------------------------------------------------------------------+ -; EDA Netlist Writer Summary ; -+---------------------------+---------------------------------------+ -; EDA Netlist Writer Status ; Successful - Fri Dec 2 13:03:34 2022 ; -; Revision Name ; Teste1 ; -; Top-level Entity Name ; Teste3 ; -; Family ; Cyclone IV E ; -; Simulation Files Creation ; Successful ; -+---------------------------+---------------------------------------+ - - -+----------------------------------------------------------------------------------------------------------------------------+ -; Simulation Settings ; -+---------------------------------------------------------------------------------------------------+------------------------+ -; Option ; Setting ; -+---------------------------------------------------------------------------------------------------+------------------------+ -; Tool Name ; ModelSim-Altera (VHDL) ; -; Generate functional simulation netlist ; On ; -; Truncate long hierarchy paths ; Off ; -; Map illegal HDL characters ; Off ; -; Flatten buses into individual nodes ; Off ; -; Maintain hierarchy ; Off ; -; Bring out device-wide set/reset signals as ports ; Off ; -; Enable glitch filtering ; Off ; -; Do not write top level VHDL entity ; Off ; -; Disable detection of setup and hold time violations in the input registers of bi-directional pins ; Off ; -; Architecture name in VHDL output netlist ; structure ; -; Generate third-party EDA tool command script for RTL functional simulation ; Off ; -; Generate third-party EDA tool command script for gate-level simulation ; Off ; -+---------------------------------------------------------------------------------------------------+------------------------+ - - -+----------------------------------------------------------------------------------------------+ -; Simulation Generated Files ; -+----------------------------------------------------------------------------------------------+ -; Generated Files ; -+----------------------------------------------------------------------------------------------+ -; /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim//Teste1.vho ; -+----------------------------------------------------------------------------------------------+ - - -+-----------------------------+ -; EDA Netlist Writer Messages ; -+-----------------------------+ -Info: ******************************************************************* -Info: Running Quartus Prime EDA Netlist Writer - Info: Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - Info: Copyright (C) 2020 Intel Corporation. All rights reserved. - Info: Your use of Intel Corporation's design tools, logic functions - Info: and other software and tools, and any partner logic - Info: functions, and any output files from any of the foregoing - Info: (including device programming or simulation files), and any - Info: associated documentation or information are expressly subject - Info: to the terms and conditions of the Intel Program License - Info: Subscription Agreement, the Intel Quartus Prime License Agreement, - Info: the Intel FPGA IP License Agreement, or other applicable license - Info: agreement, including, without limitation, that your use is for - Info: the sole purpose of programming logic devices manufactured by - Info: Intel and sold by Intel or its authorized distributors. Please - Info: refer to the applicable agreement for further details, at - Info: https://fpgasoftware.intel.com/eula. - Info: Processing started: Fri Dec 2 13:03:34 2022 -Info: Command: quartus_eda --write_settings_files=off --simulation=on --functional=on --flatten_buses=off --tool=modelsim_oem --format=vhdl --output_directory=/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim/ Teste1 -c Teste1 -Warning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance. -Info (204019): Generated file Teste1.vho in folder "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim//" for EDA simulation tool -Info: Quartus Prime EDA Netlist Writer was successful. 0 errors, 1 warning - Info: Peak virtual memory: 603 megabytes - Info: Processing ended: Fri Dec 2 13:03:34 2022 - Info: Elapsed time: 00:00:00 - Info: Total CPU time (on all processors): 00:00:00 - - diff --git a/1ano/isd/quartus-projects/Teste/output_files/Teste1.fit.rpt b/1ano/isd/quartus-projects/Teste/output_files/Teste1.fit.rpt deleted file mode 100644 index 7b8e0dd..0000000 --- a/1ano/isd/quartus-projects/Teste/output_files/Teste1.fit.rpt +++ /dev/null @@ -1,849 +0,0 @@ -Fitter report for Teste1 -Fri Dec 2 13:02:24 2022 -Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - - ---------------------- -; Table of Contents ; ---------------------- - 1. Legal Notice - 2. Fitter Summary - 3. Fitter Settings - 4. Parallel Compilation - 5. Incremental Compilation Preservation Summary - 6. Incremental Compilation Partition Settings - 7. Incremental Compilation Placement Preservation - 8. Pin-Out File - 9. Fitter Resource Usage Summary - 10. Fitter Partition Statistics - 11. Input Pins - 12. Output Pins - 13. Dual Purpose and Dedicated Pins - 14. I/O Bank Usage - 15. All Package Pins - 16. I/O Assignment Warnings - 17. Fitter Resource Utilization by Entity - 18. Delay Chain Summary - 19. Pad To Core Delay Chain Fanout - 20. Routing Usage Summary - 21. LAB Logic Elements - 22. LAB Signals Sourced - 23. LAB Signals Sourced Out - 24. LAB Distinct Inputs - 25. I/O Rules Summary - 26. I/O Rules Details - 27. I/O Rules Matrix - 28. Fitter Device Options - 29. Operating Settings and Conditions - 30. Fitter Messages - 31. Fitter Suppressed Messages - - - ----------------- -; Legal Notice ; ----------------- -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. - - - -+----------------------------------------------------------------------------------+ -; Fitter Summary ; -+------------------------------------+---------------------------------------------+ -; Fitter Status ; Successful - Fri Dec 2 13:02:24 2022 ; -; Quartus Prime Version ; 20.1.1 Build 720 11/11/2020 SJ Lite Edition ; -; Revision Name ; Teste1 ; -; Top-level Entity Name ; Teste3 ; -; Family ; Cyclone IV E ; -; Device ; EP4CE6E22C6 ; -; Timing Models ; Final ; -; Total logic elements ; 1 / 6,272 ( < 1 % ) ; -; Total combinational functions ; 1 / 6,272 ( < 1 % ) ; -; Dedicated logic registers ; 0 / 6,272 ( 0 % ) ; -; Total registers ; 0 ; -; Total pins ; 5 / 92 ( 5 % ) ; -; Total virtual pins ; 0 ; -; Total memory bits ; 0 / 276,480 ( 0 % ) ; -; Embedded Multiplier 9-bit elements ; 0 / 30 ( 0 % ) ; -; Total PLLs ; 0 / 2 ( 0 % ) ; -+------------------------------------+---------------------------------------------+ - - -+----------------------------------------------------------------------------------------------------------------------------------------------------+ -; Fitter Settings ; -+--------------------------------------------------------------------+---------------------------------------+---------------------------------------+ -; Option ; Setting ; Default Value ; -+--------------------------------------------------------------------+---------------------------------------+---------------------------------------+ -; Device ; auto ; ; -; Fit Attempts to Skip ; 0 ; 0.0 ; -; Use smart compilation ; Off ; Off ; -; Enable parallel Assembler and Timing Analyzer during compilation ; On ; On ; -; Enable compact report table ; Off ; Off ; -; Auto Merge PLLs ; On ; On ; -; Router Timing Optimization Level ; Normal ; Normal ; -; Perform Clocking Topology Analysis During Routing ; Off ; Off ; -; Placement Effort Multiplier ; 1.0 ; 1.0 ; -; Router Effort Multiplier ; 1.0 ; 1.0 ; -; Optimize Hold Timing ; All Paths ; All Paths ; -; Optimize Multi-Corner Timing ; On ; On ; -; Power Optimization During Fitting ; Normal compilation ; Normal compilation ; -; SSN Optimization ; Off ; Off ; -; Optimize Timing ; Normal compilation ; Normal compilation ; -; Optimize Timing for ECOs ; Off ; Off ; -; Regenerate Full Fit Report During ECO Compiles ; Off ; Off ; -; Optimize IOC Register Placement for Timing ; Normal ; Normal ; -; Limit to One Fitting Attempt ; Off ; Off ; -; Final Placement Optimizations ; Automatically ; Automatically ; -; Fitter Aggressive Routability Optimizations ; Automatically ; Automatically ; -; Fitter Initial Placement Seed ; 1 ; 1 ; -; Periphery to Core Placement and Routing Optimization ; Off ; Off ; -; PCI I/O ; Off ; Off ; -; Weak Pull-Up Resistor ; Off ; Off ; -; Enable Bus-Hold Circuitry ; Off ; Off ; -; Auto Packed Registers ; Auto ; Auto ; -; Auto Delay Chains ; On ; On ; -; Auto Delay Chains for High Fanout Input Pins ; Off ; Off ; -; Allow Single-ended Buffer for Differential-XSTL Input ; Off ; Off ; -; Treat Bidirectional Pin as Output Pin ; Off ; Off ; -; Perform Physical Synthesis for Combinational Logic for Fitting ; Off ; Off ; -; Perform Physical Synthesis for Combinational Logic for Performance ; Off ; Off ; -; Perform Register Duplication for Performance ; Off ; Off ; -; Perform Logic to Memory Mapping for Fitting ; Off ; Off ; -; Perform Register Retiming for Performance ; Off ; Off ; -; Perform Asynchronous Signal Pipelining ; Off ; Off ; -; Fitter Effort ; Auto Fit ; Auto Fit ; -; Physical Synthesis Effort Level ; Normal ; Normal ; -; Logic Cell Insertion - Logic Duplication ; Auto ; Auto ; -; Auto Register Duplication ; Auto ; Auto ; -; Auto Global Clock ; On ; On ; -; Auto Global Register Control Signals ; On ; On ; -; Reserve all unused pins ; As input tri-stated with weak pull-up ; As input tri-stated with weak pull-up ; -; Synchronizer Identification ; Auto ; Auto ; -; Enable Beneficial Skew Optimization ; On ; On ; -; Optimize Design for Metastability ; On ; On ; -; Force Fitter to Avoid Periphery Placement Warnings ; Off ; Off ; -; Enable input tri-state on active configuration pins in user mode ; Off ; Off ; -+--------------------------------------------------------------------+---------------------------------------+---------------------------------------+ - - -+------------------------------------------+ -; Parallel Compilation ; -+----------------------------+-------------+ -; Processors ; Number ; -+----------------------------+-------------+ -; Number detected on machine ; 8 ; -; Maximum allowed ; 4 ; -; ; ; -; Average used ; 1.00 ; -; Maximum used ; 4 ; -; ; ; -; Usage by Processor ; % Time Used ; -; Processor 1 ; 100.0% ; -; Processors 2-4 ; 0.1% ; -+----------------------------+-------------+ - - -+-------------------------------------------------------------------------------------------------+ -; Incremental Compilation Preservation Summary ; -+---------------------+-------------------+----------------------------+--------------------------+ -; Type ; Total [A + B] ; From Design Partitions [A] ; From Rapid Recompile [B] ; -+---------------------+-------------------+----------------------------+--------------------------+ -; Placement (by node) ; ; ; ; -; -- Requested ; 0.00 % ( 0 / 22 ) ; 0.00 % ( 0 / 22 ) ; 0.00 % ( 0 / 22 ) ; -; -- Achieved ; 0.00 % ( 0 / 22 ) ; 0.00 % ( 0 / 22 ) ; 0.00 % ( 0 / 22 ) ; -; ; ; ; ; -; Routing (by net) ; ; ; ; -; -- Requested ; 0.00 % ( 0 / 0 ) ; 0.00 % ( 0 / 0 ) ; 0.00 % ( 0 / 0 ) ; -; -- Achieved ; 0.00 % ( 0 / 0 ) ; 0.00 % ( 0 / 0 ) ; 0.00 % ( 0 / 0 ) ; -+---------------------+-------------------+----------------------------+--------------------------+ - - -+----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Incremental Compilation Partition Settings ; -+--------------------------------+----------------+-------------------+-------------------------+------------------------+------------------------------+--------------------------------+ -; Partition Name ; Partition Type ; Netlist Type Used ; Preservation Level Used ; Netlist Type Requested ; Preservation Level Requested ; Contents ; -+--------------------------------+----------------+-------------------+-------------------------+------------------------+------------------------------+--------------------------------+ -; Top ; User-created ; Source File ; N/A ; Source File ; N/A ; ; -; hard_block:auto_generated_inst ; Auto-generated ; Source File ; N/A ; Source File ; N/A ; hard_block:auto_generated_inst ; -+--------------------------------+----------------+-------------------+-------------------------+------------------------+------------------------------+--------------------------------+ - - -+------------------------------------------------------------------------------------------------------------------------------------+ -; Incremental Compilation Placement Preservation ; -+--------------------------------+-----------------------+-------------------------+-------------------+---------------------+-------+ -; Partition Name ; Preservation Achieved ; Preservation Level Used ; Netlist Type Used ; Preservation Method ; Notes ; -+--------------------------------+-----------------------+-------------------------+-------------------+---------------------+-------+ -; Top ; 0.00 % ( 0 / 12 ) ; N/A ; Source File ; N/A ; ; -; hard_block:auto_generated_inst ; 0.00 % ( 0 / 10 ) ; N/A ; Source File ; N/A ; ; -+--------------------------------+-----------------------+-------------------------+-------------------+---------------------+-------+ - - -+--------------+ -; Pin-Out File ; -+--------------+ -The pin-out file can be found in /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/output_files/Teste1.pin. - - -+-------------------------------------------------------------------+ -; Fitter Resource Usage Summary ; -+---------------------------------------------+---------------------+ -; Resource ; Usage ; -+---------------------------------------------+---------------------+ -; Total logic elements ; 1 / 6,272 ( < 1 % ) ; -; -- Combinational with no register ; 1 ; -; -- Register only ; 0 ; -; -- Combinational with a register ; 0 ; -; ; ; -; Logic element usage by number of LUT inputs ; ; -; -- 4 input functions ; 1 ; -; -- 3 input functions ; 0 ; -; -- <=2 input functions ; 0 ; -; -- Register only ; 0 ; -; ; ; -; Logic elements by mode ; ; -; -- normal mode ; 1 ; -; -- arithmetic mode ; 0 ; -; ; ; -; Total registers* ; 0 / 6,684 ( 0 % ) ; -; -- Dedicated logic registers ; 0 / 6,272 ( 0 % ) ; -; -- I/O registers ; 0 / 412 ( 0 % ) ; -; ; ; -; Total LABs: partially or completely used ; 1 / 392 ( < 1 % ) ; -; Virtual pins ; 0 ; -; I/O pins ; 5 / 92 ( 5 % ) ; -; -- Clock pins ; 0 / 3 ( 0 % ) ; -; -- Dedicated input pins ; 0 / 9 ( 0 % ) ; -; ; ; -; M9Ks ; 0 / 30 ( 0 % ) ; -; Total block memory bits ; 0 / 276,480 ( 0 % ) ; -; Total block memory implementation bits ; 0 / 276,480 ( 0 % ) ; -; Embedded Multiplier 9-bit elements ; 0 / 30 ( 0 % ) ; -; PLLs ; 0 / 2 ( 0 % ) ; -; Global signals ; 0 ; -; -- Global clocks ; 0 / 10 ( 0 % ) ; -; JTAGs ; 0 / 1 ( 0 % ) ; -; CRC blocks ; 0 / 1 ( 0 % ) ; -; ASMI blocks ; 0 / 1 ( 0 % ) ; -; Oscillator blocks ; 0 / 1 ( 0 % ) ; -; Impedance control blocks ; 0 / 4 ( 0 % ) ; -; Average interconnect usage (total/H/V) ; 0.0% / 0.0% / 0.0% ; -; Peak interconnect usage (total/H/V) ; 0.1% / 0.0% / 0.1% ; -; Maximum fan-out ; 1 ; -; Highest non-global fan-out ; 1 ; -; Total fan-out ; 15 ; -; Average fan-out ; 0.71 ; -+---------------------------------------------+---------------------+ -* Register count does not include registers inside RAM blocks or DSP blocks. - - - -+---------------------------------------------------------------------------------------------------+ -; Fitter Partition Statistics ; -+---------------------------------------------+--------------------+--------------------------------+ -; Statistic ; Top ; hard_block:auto_generated_inst ; -+---------------------------------------------+--------------------+--------------------------------+ -; Difficulty Clustering Region ; Low ; Low ; -; ; ; ; -; Total logic elements ; 1 / 6272 ( < 1 % ) ; 0 / 6272 ( 0 % ) ; -; -- Combinational with no register ; 1 ; 0 ; -; -- Register only ; 0 ; 0 ; -; -- Combinational with a register ; 0 ; 0 ; -; ; ; ; -; Logic element usage by number of LUT inputs ; ; ; -; -- 4 input functions ; 1 ; 0 ; -; -- 3 input functions ; 0 ; 0 ; -; -- <=2 input functions ; 0 ; 0 ; -; -- Register only ; 0 ; 0 ; -; ; ; ; -; Logic elements by mode ; ; ; -; -- normal mode ; 1 ; 0 ; -; -- arithmetic mode ; 0 ; 0 ; -; ; ; ; -; Total registers ; 0 ; 0 ; -; -- Dedicated logic registers ; 0 / 6272 ( 0 % ) ; 0 / 6272 ( 0 % ) ; -; -- I/O registers ; 0 ; 0 ; -; ; ; ; -; Total LABs: partially or completely used ; 1 / 392 ( < 1 % ) ; 0 / 392 ( 0 % ) ; -; ; ; ; -; Virtual pins ; 0 ; 0 ; -; I/O pins ; 5 ; 0 ; -; Embedded Multiplier 9-bit elements ; 0 / 30 ( 0 % ) ; 0 / 30 ( 0 % ) ; -; Total memory bits ; 0 ; 0 ; -; Total RAM block bits ; 0 ; 0 ; -; ; ; ; -; Connections ; ; ; -; -- Input Connections ; 0 ; 0 ; -; -- Registered Input Connections ; 0 ; 0 ; -; -- Output Connections ; 0 ; 0 ; -; -- Registered Output Connections ; 0 ; 0 ; -; ; ; ; -; Internal Connections ; ; ; -; -- Total Connections ; 10 ; 5 ; -; -- Registered Connections ; 0 ; 0 ; -; ; ; ; -; External Connections ; ; ; -; -- Top ; 0 ; 0 ; -; -- hard_block:auto_generated_inst ; 0 ; 0 ; -; ; ; ; -; Partition Interface ; ; ; -; -- Input Ports ; 4 ; 0 ; -; -- Output Ports ; 1 ; 0 ; -; -- Bidir Ports ; 0 ; 0 ; -; ; ; ; -; Registered Ports ; ; ; -; -- Registered Input Ports ; 0 ; 0 ; -; -- Registered Output Ports ; 0 ; 0 ; -; ; ; ; -; Port Connectivity ; ; ; -; -- Input Ports driven by GND ; 0 ; 0 ; -; -- Output Ports driven by GND ; 0 ; 0 ; -; -- Input Ports driven by VCC ; 0 ; 0 ; -; -- Output Ports driven by VCC ; 0 ; 0 ; -; -- Input Ports with no Source ; 0 ; 0 ; -; -- Output Ports with no Source ; 0 ; 0 ; -; -- Input Ports with no Fanout ; 0 ; 0 ; -; -- Output Ports with no Fanout ; 0 ; 0 ; -+---------------------------------------------+--------------------+--------------------------------+ - - -+---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Input Pins ; -+------+-------+----------+--------------+--------------+--------------+-----------------------+--------------------+--------+----------------+---------------+-----------------+----------+--------------+--------------+---------------------------+----------------------+-----------+ -; Name ; Pin # ; I/O Bank ; X coordinate ; Y coordinate ; Z coordinate ; Combinational Fan-Out ; Registered Fan-Out ; Global ; Input Register ; Power Up High ; PCI I/O Enabled ; Bus Hold ; Weak Pull Up ; I/O Standard ; Termination Control Block ; Location assigned by ; Slew Rate ; -+------+-------+----------+--------------+--------------+--------------+-----------------------+--------------------+--------+----------------+---------------+-----------------+----------+--------------+--------------+---------------------------+----------------------+-----------+ -; A ; 31 ; 2 ; 0 ; 7 ; 0 ; 1 ; 0 ; no ; no ; no ; yes ; no ; Off ; 2.5 V ; -- ; Fitter ; no ; -; B ; 43 ; 3 ; 5 ; 0 ; 21 ; 1 ; 0 ; no ; no ; no ; yes ; no ; Off ; 2.5 V ; -- ; Fitter ; no ; -; C ; 32 ; 2 ; 0 ; 6 ; 14 ; 1 ; 0 ; no ; no ; no ; yes ; no ; Off ; 2.5 V ; -- ; Fitter ; no ; -; D ; 33 ; 2 ; 0 ; 6 ; 21 ; 1 ; 0 ; no ; no ; no ; yes ; no ; Off ; 2.5 V ; -- ; Fitter ; no ; -+------+-------+----------+--------------+--------------+--------------+-----------------------+--------------------+--------+----------------+---------------+-----------------+----------+--------------+--------------+---------------------------+----------------------+-----------+ - - -+-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Output Pins ; -+------+-------+----------+--------------+--------------+--------------+-----------------+------------------------+---------------+-----------+-----------------+------------+---------------+----------+--------------+--------------+------------------+-----------------------------------+---------------------------+----------------------------+-----------------------------+----------------------+----------------------+---------------------+ -; Name ; Pin # ; I/O Bank ; X coordinate ; Y coordinate ; Z coordinate ; Output Register ; Output Enable Register ; Power Up High ; Slew Rate ; PCI I/O Enabled ; Open Drain ; TRI Primitive ; Bus Hold ; Weak Pull Up ; I/O Standard ; Current Strength ; Termination ; Termination Control Block ; Output Buffer Pre-emphasis ; Voltage Output Differential ; Location assigned by ; Output Enable Source ; Output Enable Group ; -+------+-------+----------+--------------+--------------+--------------+-----------------+------------------------+---------------+-----------+-----------------+------------+---------------+----------+--------------+--------------+------------------+-----------------------------------+---------------------------+----------------------------+-----------------------------+----------------------+----------------------+---------------------+ -; F ; 34 ; 2 ; 0 ; 5 ; 14 ; no ; no ; no ; 2 ; no ; no ; no ; no ; Off ; 2.5 V ; Default ; Series 50 Ohm without Calibration ; -- ; no ; no ; Fitter ; - ; - ; -+------+-------+----------+--------------+--------------+--------------+-----------------+------------------------+---------------+-----------+-----------------+------------+---------------+----------+--------------+--------------+------------------+-----------------------------------+---------------------------+----------------------------+-----------------------------+----------------------+----------------------+---------------------+ - - -+-------------------------------------------------------------------------------------------------------------------------+ -; Dual Purpose and Dedicated Pins ; -+----------+-----------------------------+--------------------------+-------------------------+---------------------------+ -; Location ; Pin Name ; Reserved As ; User Signal Name ; Pin Type ; -+----------+-----------------------------+--------------------------+-------------------------+---------------------------+ -; 6 ; DIFFIO_L1n, DATA1, ASDO ; As input tri-stated ; ~ALTERA_ASDO_DATA1~ ; Dual Purpose Pin ; -; 8 ; DIFFIO_L2p, FLASH_nCE, nCSO ; As input tri-stated ; ~ALTERA_FLASH_nCE_nCSO~ ; Dual Purpose Pin ; -; 9 ; nSTATUS ; - ; - ; Dedicated Programming Pin ; -; 12 ; DCLK ; As output driving ground ; ~ALTERA_DCLK~ ; Dual Purpose Pin ; -; 13 ; DATA0 ; As input tri-stated ; ~ALTERA_DATA0~ ; Dual Purpose Pin ; -; 14 ; nCONFIG ; - ; - ; Dedicated Programming Pin ; -; 21 ; nCE ; - ; - ; Dedicated Programming Pin ; -; 92 ; CONF_DONE ; - ; - ; Dedicated Programming Pin ; -; 94 ; MSEL0 ; - ; - ; Dedicated Programming Pin ; -; 96 ; MSEL1 ; - ; - ; Dedicated Programming Pin ; -; 97 ; MSEL2 ; - ; - ; Dedicated Programming Pin ; -; 97 ; MSEL3 ; - ; - ; Dedicated Programming Pin ; -; 101 ; DIFFIO_R3n, nCEO ; Use as programming pin ; ~ALTERA_nCEO~ ; Dual Purpose Pin ; -+----------+-----------------------------+--------------------------+-------------------------+---------------------------+ - - -+-----------------------------------------------------------+ -; I/O Bank Usage ; -+----------+-----------------+---------------+--------------+ -; I/O Bank ; Usage ; VCCIO Voltage ; VREF Voltage ; -+----------+-----------------+---------------+--------------+ -; 1 ; 4 / 11 ( 36 % ) ; 2.5V ; -- ; -; 2 ; 4 / 8 ( 50 % ) ; 2.5V ; -- ; -; 3 ; 1 / 11 ( 9 % ) ; 2.5V ; -- ; -; 4 ; 0 / 14 ( 0 % ) ; 2.5V ; -- ; -; 5 ; 0 / 13 ( 0 % ) ; 2.5V ; -- ; -; 6 ; 1 / 10 ( 10 % ) ; 2.5V ; -- ; -; 7 ; 0 / 13 ( 0 % ) ; 2.5V ; -- ; -; 8 ; 0 / 12 ( 0 % ) ; 2.5V ; -- ; -+----------+-----------------+---------------+--------------+ - - -+-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; All Package Pins ; -+----------+------------+----------+-----------------------------------------------------------+--------+--------------+---------+------------+-----------------+----------+--------------+ -; Location ; Pad Number ; I/O Bank ; Pin Name/Usage ; Dir. ; I/O Standard ; Voltage ; I/O Type ; User Assignment ; Bus Hold ; Weak Pull Up ; -+----------+------------+----------+-----------------------------------------------------------+--------+--------------+---------+------------+-----------------+----------+--------------+ -; 1 ; 0 ; 1 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 2 ; 1 ; 1 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 3 ; 2 ; 1 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 4 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 5 ; ; ; VCCINT ; power ; ; 1.2V ; -- ; ; -- ; -- ; -; 6 ; 5 ; 1 ; ~ALTERA_ASDO_DATA1~ / RESERVED_INPUT_WITH_WEAK_PULLUP ; input ; 2.5 V ; ; Row I/O ; N ; no ; On ; -; 7 ; 6 ; 1 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; -- ; -- ; -; 8 ; 7 ; 1 ; ~ALTERA_FLASH_nCE_nCSO~ / RESERVED_INPUT_WITH_WEAK_PULLUP ; input ; 2.5 V ; ; Row I/O ; N ; no ; On ; -; 9 ; 9 ; 1 ; ^nSTATUS ; ; ; ; -- ; ; -- ; -- ; -; 10 ; 13 ; 1 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 11 ; 14 ; 1 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 12 ; 15 ; 1 ; ~ALTERA_DCLK~ ; output ; 2.5 V ; ; Row I/O ; N ; no ; On ; -; 13 ; 16 ; 1 ; ~ALTERA_DATA0~ / RESERVED_INPUT_WITH_WEAK_PULLUP ; input ; 2.5 V ; ; Row I/O ; N ; no ; On ; -; 14 ; 17 ; 1 ; ^nCONFIG ; ; ; ; -- ; ; -- ; -- ; -; 15 ; 18 ; 1 ; #TDI ; input ; ; ; -- ; ; -- ; -- ; -; 16 ; 19 ; 1 ; #TCK ; input ; ; ; -- ; ; -- ; -- ; -; 17 ; ; 1 ; VCCIO1 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 18 ; 20 ; 1 ; #TMS ; input ; ; ; -- ; ; -- ; -- ; -; 19 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 20 ; 21 ; 1 ; #TDO ; output ; ; ; -- ; ; -- ; -- ; -; 21 ; 22 ; 1 ; ^nCE ; ; ; ; -- ; ; -- ; -- ; -; 22 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 23 ; 24 ; 1 ; GND+ ; ; ; ; Row I/O ; ; -- ; -- ; -; 24 ; 25 ; 2 ; GND+ ; ; ; ; Row I/O ; ; -- ; -- ; -; 25 ; 26 ; 2 ; GND+ ; ; ; ; Row I/O ; ; -- ; -- ; -; 26 ; ; 2 ; VCCIO2 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 27 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 28 ; 31 ; 2 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 29 ; ; ; VCCINT ; power ; ; 1.2V ; -- ; ; -- ; -- ; -; 30 ; 34 ; 2 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 31 ; 36 ; 2 ; A ; input ; 2.5 V ; ; Row I/O ; N ; no ; Off ; -; 32 ; 39 ; 2 ; C ; input ; 2.5 V ; ; Row I/O ; N ; no ; Off ; -; 33 ; 40 ; 2 ; D ; input ; 2.5 V ; ; Row I/O ; N ; no ; Off ; -; 34 ; 41 ; 2 ; F ; output ; 2.5 V ; ; Row I/O ; N ; no ; Off ; -; 35 ; ; -- ; VCCA1 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 36 ; ; ; GNDA1 ; gnd ; ; ; -- ; ; -- ; -- ; -; 37 ; ; ; VCCD_PLL1 ; power ; ; 1.2V ; -- ; ; -- ; -- ; -; 38 ; 45 ; 3 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 39 ; 46 ; 3 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 40 ; ; 3 ; VCCIO3 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 41 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 42 ; 52 ; 3 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 43 ; 53 ; 3 ; B ; input ; 2.5 V ; ; Column I/O ; N ; no ; Off ; -; 44 ; 54 ; 3 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 45 ; ; ; VCCINT ; power ; ; 1.2V ; -- ; ; -- ; -- ; -; 46 ; 58 ; 3 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; -- ; -- ; -; 47 ; ; 3 ; VCCIO3 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 48 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 49 ; 68 ; 3 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 50 ; 69 ; 3 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 51 ; 70 ; 3 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 52 ; 72 ; 3 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 53 ; 73 ; 3 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 54 ; 74 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 55 ; 75 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 56 ; ; 4 ; VCCIO4 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 57 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 58 ; 80 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 59 ; 83 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 60 ; 84 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 61 ; ; ; VCCINT ; power ; ; 1.2V ; -- ; ; -- ; -- ; -; 62 ; ; 4 ; VCCIO4 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 63 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 64 ; 89 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 65 ; 90 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; -- ; -- ; -; 66 ; 93 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 67 ; 94 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 68 ; 96 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 69 ; 97 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 70 ; 98 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 71 ; 99 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 72 ; 100 ; 4 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 73 ; 102 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 74 ; 103 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 75 ; 104 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 76 ; 106 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 77 ; 107 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 78 ; ; ; VCCINT ; power ; ; 1.2V ; -- ; ; -- ; -- ; -; 79 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 80 ; 113 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; -- ; -- ; -; 81 ; ; 5 ; VCCIO5 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 82 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 83 ; 117 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 84 ; 118 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 85 ; 119 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 86 ; 120 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 87 ; 121 ; 5 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 88 ; 125 ; 5 ; GND+ ; ; ; ; Row I/O ; ; -- ; -- ; -; 89 ; 126 ; 5 ; GND+ ; ; ; ; Row I/O ; ; -- ; -- ; -; 90 ; 127 ; 6 ; GND+ ; ; ; ; Row I/O ; ; -- ; -- ; -; 91 ; 128 ; 6 ; GND+ ; ; ; ; Row I/O ; ; -- ; -- ; -; 92 ; 129 ; 6 ; ^CONF_DONE ; ; ; ; -- ; ; -- ; -- ; -; 93 ; ; 6 ; VCCIO6 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 94 ; 130 ; 6 ; ^MSEL0 ; ; ; ; -- ; ; -- ; -- ; -; 95 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 96 ; 131 ; 6 ; ^MSEL1 ; ; ; ; -- ; ; -- ; -- ; -; 97 ; 132 ; 6 ; ^MSEL2 ; ; ; ; -- ; ; -- ; -- ; -; 97 ; 133 ; 6 ; ^MSEL3 ; ; ; ; -- ; ; -- ; -- ; -; 98 ; 136 ; 6 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 99 ; 137 ; 6 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 100 ; 138 ; 6 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 101 ; 139 ; 6 ; ~ALTERA_nCEO~ / RESERVED_OUTPUT_OPEN_DRAIN ; output ; 2.5 V ; ; Row I/O ; N ; no ; Off ; -; 102 ; ; ; VCCINT ; power ; ; 1.2V ; -- ; ; -- ; -- ; -; 103 ; 140 ; 6 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 104 ; 141 ; 6 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 105 ; 142 ; 6 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; -- ; -- ; -; 106 ; 146 ; 6 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Row I/O ; ; no ; On ; -; 107 ; ; -- ; VCCA2 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 108 ; ; ; GNDA2 ; gnd ; ; ; -- ; ; -- ; -- ; -; 109 ; ; ; VCCD_PLL2 ; power ; ; 1.2V ; -- ; ; -- ; -- ; -; 110 ; 152 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 111 ; 154 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 112 ; 155 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 113 ; 156 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 114 ; 157 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 115 ; 158 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 116 ; ; ; VCCINT ; power ; ; 1.2V ; -- ; ; -- ; -- ; -; 117 ; ; 7 ; VCCIO7 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 118 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 119 ; 163 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; -- ; -- ; -; 120 ; 164 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 121 ; 165 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 122 ; ; 7 ; VCCIO7 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 123 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 124 ; 173 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 125 ; 174 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 126 ; 175 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 127 ; 176 ; 7 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 128 ; 177 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 129 ; 178 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 130 ; ; 8 ; VCCIO8 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 131 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 132 ; 181 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 133 ; 182 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 134 ; ; ; VCCINT ; power ; ; 1.2V ; -- ; ; -- ; -- ; -; 135 ; 185 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 136 ; 187 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; -- ; -- ; -; 137 ; 190 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 138 ; 191 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 139 ; ; 8 ; VCCIO8 ; power ; ; 2.5V ; -- ; ; -- ; -- ; -; 140 ; ; ; GND ; gnd ; ; ; -- ; ; -- ; -- ; -; 141 ; 195 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 142 ; 201 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 143 ; 202 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; 144 ; 203 ; 8 ; RESERVED_INPUT_WITH_WEAK_PULLUP ; ; ; ; Column I/O ; ; no ; On ; -; EPAD ; ; ; GND ; ; ; ; -- ; ; -- ; -- ; -+----------+------------+----------+-----------------------------------------------------------+--------+--------------+---------+------------+-----------------+----------+--------------+ -Note: Pin directions (input, output or bidir) are based on device operating in user mode. - - -+------------------------------------------+ -; I/O Assignment Warnings ; -+----------+-------------------------------+ -; Pin Name ; Reason ; -+----------+-------------------------------+ -; F ; Incomplete set of assignments ; -; C ; Incomplete set of assignments ; -; B ; Incomplete set of assignments ; -; D ; Incomplete set of assignments ; -; A ; Incomplete set of assignments ; -; F ; Missing location assignment ; -; C ; Missing location assignment ; -; B ; Missing location assignment ; -; D ; Missing location assignment ; -; A ; Missing location assignment ; -+----------+-------------------------------+ - - -+-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Fitter Resource Utilization by Entity ; -+----------------------------+-------------+---------------------------+---------------+-------------+------+--------------+---------+-----------+------+--------------+--------------+-------------------+------------------+---------------------+-------------+--------------+ -; Compilation Hierarchy Node ; Logic Cells ; Dedicated Logic Registers ; I/O Registers ; Memory Bits ; M9Ks ; DSP Elements ; DSP 9x9 ; DSP 18x18 ; Pins ; Virtual Pins ; LUT-Only LCs ; Register-Only LCs ; LUT/Register LCs ; Full Hierarchy Name ; Entity Name ; Library Name ; -+----------------------------+-------------+---------------------------+---------------+-------------+------+--------------+---------+-----------+------+--------------+--------------+-------------------+------------------+---------------------+-------------+--------------+ -; |Teste3 ; 1 (0) ; 0 (0) ; 0 (0) ; 0 ; 0 ; 0 ; 0 ; 0 ; 5 ; 0 ; 1 (0) ; 0 (0) ; 0 (0) ; |Teste3 ; Teste3 ; work ; -; |Teste1:inst| ; 1 (1) ; 0 (0) ; 0 (0) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 1 (1) ; 0 (0) ; 0 (0) ; |Teste3|Teste1:inst ; Teste1 ; work ; -+----------------------------+-------------+---------------------------+---------------+-------------+------+--------------+---------+-----------+------+--------------+--------------+-------------------+------------------+---------------------+-------------+--------------+ -Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy. - - -+--------------------------------------------------------------------------------------+ -; Delay Chain Summary ; -+------+----------+---------------+---------------+-----------------------+-----+------+ -; Name ; Pin Type ; Pad to Core 0 ; Pad to Core 1 ; Pad to Input Register ; TCO ; TCOE ; -+------+----------+---------------+---------------+-----------------------+-----+------+ -; F ; Output ; -- ; -- ; -- ; -- ; -- ; -; C ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; -; B ; Input ; -- ; (6) 1314 ps ; -- ; -- ; -- ; -; D ; Input ; (6) 1314 ps ; -- ; -- ; -- ; -- ; -; A ; Input ; -- ; (6) 1314 ps ; -- ; -- ; -- ; -+------+----------+---------------+---------------+-----------------------+-----+------+ - - -+----------------------------------------------------------+ -; Pad To Core Delay Chain Fanout ; -+----------------------------+-------------------+---------+ -; Source Pin / Fanout ; Pad To Core Index ; Setting ; -+----------------------------+-------------------+---------+ -; C ; ; ; -; - Teste1:inst|inst3~0 ; 0 ; 6 ; -; B ; ; ; -; - Teste1:inst|inst3~0 ; 1 ; 6 ; -; D ; ; ; -; - Teste1:inst|inst3~0 ; 0 ; 6 ; -; A ; ; ; -; - Teste1:inst|inst3~0 ; 1 ; 6 ; -+----------------------------+-------------------+---------+ - - -+----------------------------------------------+ -; Routing Usage Summary ; -+-----------------------+----------------------+ -; Routing Resource Type ; Usage ; -+-----------------------+----------------------+ -; Block interconnects ; 5 / 32,401 ( < 1 % ) ; -; C16 interconnects ; 1 / 1,326 ( < 1 % ) ; -; C4 interconnects ; 2 / 21,816 ( < 1 % ) ; -; Direct links ; 0 / 32,401 ( 0 % ) ; -; Global clocks ; 0 / 10 ( 0 % ) ; -; Local interconnects ; 0 / 10,320 ( 0 % ) ; -; R24 interconnects ; 0 / 1,289 ( 0 % ) ; -; R4 interconnects ; 1 / 28,186 ( < 1 % ) ; -+-----------------------+----------------------+ - - -+--------------------------------------------------------------------------+ -; LAB Logic Elements ; -+--------------------------------------------+-----------------------------+ -; Number of Logic Elements (Average = 1.00) ; Number of LABs (Total = 1) ; -+--------------------------------------------+-----------------------------+ -; 1 ; 1 ; -; 2 ; 0 ; -; 3 ; 0 ; -; 4 ; 0 ; -; 5 ; 0 ; -; 6 ; 0 ; -; 7 ; 0 ; -; 8 ; 0 ; -; 9 ; 0 ; -; 10 ; 0 ; -; 11 ; 0 ; -; 12 ; 0 ; -; 13 ; 0 ; -; 14 ; 0 ; -; 15 ; 0 ; -; 16 ; 0 ; -+--------------------------------------------+-----------------------------+ - - -+---------------------------------------------------------------------------+ -; LAB Signals Sourced ; -+---------------------------------------------+-----------------------------+ -; Number of Signals Sourced (Average = 1.00) ; Number of LABs (Total = 1) ; -+---------------------------------------------+-----------------------------+ -; 0 ; 0 ; -; 1 ; 1 ; -+---------------------------------------------+-----------------------------+ - - -+-------------------------------------------------------------------------------+ -; LAB Signals Sourced Out ; -+-------------------------------------------------+-----------------------------+ -; Number of Signals Sourced Out (Average = 1.00) ; Number of LABs (Total = 1) ; -+-------------------------------------------------+-----------------------------+ -; 0 ; 0 ; -; 1 ; 1 ; -+-------------------------------------------------+-----------------------------+ - - -+---------------------------------------------------------------------------+ -; LAB Distinct Inputs ; -+---------------------------------------------+-----------------------------+ -; Number of Distinct Inputs (Average = 4.00) ; Number of LABs (Total = 1) ; -+---------------------------------------------+-----------------------------+ -; 0 ; 0 ; -; 1 ; 0 ; -; 2 ; 0 ; -; 3 ; 0 ; -; 4 ; 1 ; -+---------------------------------------------+-----------------------------+ - - -+------------------------------------------+ -; I/O Rules Summary ; -+----------------------------------+-------+ -; I/O Rules Statistic ; Total ; -+----------------------------------+-------+ -; Total I/O Rules ; 30 ; -; Number of I/O Rules Passed ; 9 ; -; Number of I/O Rules Failed ; 0 ; -; Number of I/O Rules Unchecked ; 0 ; -; Number of I/O Rules Inapplicable ; 21 ; -+----------------------------------+-------+ - - -+-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; I/O Rules Details ; -+--------------+-----------+-----------------------------------+------------------------------------------------------------------------------------------------------+----------+--------------------------------------------------------------------------+---------------------+-------------------+ -; Status ; ID ; Category ; Rule Description ; Severity ; Information ; Area ; Extra Information ; -+--------------+-----------+-----------------------------------+------------------------------------------------------------------------------------------------------+----------+--------------------------------------------------------------------------+---------------------+-------------------+ -; Inapplicable ; IO_000002 ; Capacity Checks ; Number of clocks in an I/O bank should not exceed the number of clocks available. ; Critical ; No Global Signal assignments found. ; I/O ; ; -; Inapplicable ; IO_000001 ; Capacity Checks ; Number of pins in an I/O bank should not exceed the number of locations available. ; Critical ; No Location assignments found. ; I/O ; ; -; Inapplicable ; IO_000003 ; Capacity Checks ; Number of pins in a Vrefgroup should not exceed the number of locations available. ; Critical ; No Location assignments found. ; I/O ; ; -; Inapplicable ; IO_000004 ; Voltage Compatibility Checks ; The I/O bank should support the requested VCCIO. ; Critical ; No IOBANK_VCCIO assignments found. ; I/O ; ; -; Inapplicable ; IO_000005 ; Voltage Compatibility Checks ; The I/O bank should not have competing VREF values. ; Critical ; No VREF I/O Standard assignments found. ; I/O ; ; -; Pass ; IO_000006 ; Voltage Compatibility Checks ; The I/O bank should not have competing VCCIO values. ; Critical ; 0 such failures found. ; I/O ; ; -; Inapplicable ; IO_000007 ; Valid Location Checks ; Checks for unavailable locations. ; Critical ; No Location assignments found. ; I/O ; ; -; Inapplicable ; IO_000008 ; Valid Location Checks ; Checks for reserved locations. ; Critical ; No reserved LogicLock region found. ; I/O ; ; -; Inapplicable ; IO_000047 ; I/O Properties Checks for One I/O ; On Chip Termination and Slew Rate should not be used at the same time. ; Critical ; No Slew Rate assignments found. ; I/O ; ; -; Inapplicable ; IO_000046 ; I/O Properties Checks for One I/O ; The location should support the requested Slew Rate value. ; Critical ; No Slew Rate assignments found. ; I/O ; ; -; Inapplicable ; IO_000045 ; I/O Properties Checks for One I/O ; The I/O standard should support the requested Slew Rate value. ; Critical ; No Slew Rate assignments found. ; I/O ; ; -; Inapplicable ; IO_000027 ; I/O Properties Checks for One I/O ; Weak Pull Up and Bus Hold should not be used at the same time. ; Critical ; No Enable Bus-Hold Circuitry or Weak Pull-Up Resistor assignments found. ; I/O ; ; -; Inapplicable ; IO_000026 ; I/O Properties Checks for One I/O ; On Chip Termination and Current Strength should not be used at the same time. ; Critical ; No Current Strength assignments found. ; I/O ; ; -; Pass ; IO_000024 ; I/O Properties Checks for One I/O ; The I/O direction should support the On Chip Termination value. ; Critical ; 0 such failures found. ; I/O ; ; -; Inapplicable ; IO_000023 ; I/O Properties Checks for One I/O ; The I/O standard should support the Open Drain value. ; Critical ; No open drain assignments found. ; I/O ; ; -; Inapplicable ; IO_000022 ; I/O Properties Checks for One I/O ; The I/O standard should support the requested Bus Hold value. ; Critical ; No Enable Bus-Hold Circuitry assignments found. ; I/O ; ; -; Inapplicable ; IO_000021 ; I/O Properties Checks for One I/O ; The I/O standard should support the requested Weak Pull Up value. ; Critical ; No Weak Pull-Up Resistor assignments found. ; I/O ; ; -; Pass ; IO_000020 ; I/O Properties Checks for One I/O ; The I/O standard should support the requested PCI Clamp Diode. ; Critical ; 0 such failures found. ; I/O ; ; -; Pass ; IO_000019 ; I/O Properties Checks for One I/O ; The I/O standard should support the requested On Chip Termination value. ; Critical ; 0 such failures found. ; I/O ; ; -; Inapplicable ; IO_000018 ; I/O Properties Checks for One I/O ; The I/O standard should support the requested Current Strength. ; Critical ; No Current Strength assignments found. ; I/O ; ; -; Pass ; IO_000015 ; I/O Properties Checks for One I/O ; The location should support the requested PCI Clamp Diode. ; Critical ; 0 such failures found. ; I/O ; ; -; Inapplicable ; IO_000014 ; I/O Properties Checks for One I/O ; The location should support the requested Weak Pull Up value. ; Critical ; No Weak Pull-Up Resistor assignments found. ; I/O ; ; -; Inapplicable ; IO_000013 ; I/O Properties Checks for One I/O ; The location should support the requested Bus Hold value. ; Critical ; No Enable Bus-Hold Circuitry assignments found. ; I/O ; ; -; Pass ; IO_000012 ; I/O Properties Checks for One I/O ; The location should support the requested On Chip Termination value. ; Critical ; 0 such failures found. ; I/O ; ; -; Inapplicable ; IO_000011 ; I/O Properties Checks for One I/O ; The location should support the requested Current Strength. ; Critical ; No Current Strength assignments found. ; I/O ; ; -; Pass ; IO_000010 ; I/O Properties Checks for One I/O ; The location should support the requested I/O direction. ; Critical ; 0 such failures found. ; I/O ; ; -; Pass ; IO_000009 ; I/O Properties Checks for One I/O ; The location should support the requested I/O standard. ; Critical ; 0 such failures found. ; I/O ; ; -; Pass ; IO_000033 ; Electromigration Checks ; Current density for consecutive I/Os should not exceed 240mA for row I/Os and 240mA for column I/Os. ; Critical ; 0 such failures found. ; I/O ; ; -; Inapplicable ; IO_000034 ; SI Related Distance Checks ; Single-ended outputs should be 5 LAB row(s) away from a differential I/O. ; High ; No Differential I/O Standard assignments found. ; I/O ; ; -; Inapplicable ; IO_000042 ; SI Related SSO Limit Checks ; No more than 20 outputs are allowed in a VREF group when VREF is being read from. ; High ; No VREF I/O Standard assignments found. ; I/O ; ; -; ---- ; ---- ; Disclaimer ; OCT rules are checked but not reported. ; None ; ---- ; On Chip Termination ; ; -+--------------+-----------+-----------------------------------+------------------------------------------------------------------------------------------------------+----------+--------------------------------------------------------------------------+---------------------+-------------------+ - - -+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; I/O Rules Matrix ; -+--------------------+--------------+--------------+--------------+--------------+--------------+-----------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+-----------+-----------+-----------+--------------+--------------+ -; Pin/Rules ; IO_000002 ; IO_000001 ; IO_000003 ; IO_000004 ; IO_000005 ; IO_000006 ; IO_000007 ; IO_000008 ; IO_000047 ; IO_000046 ; IO_000045 ; IO_000027 ; IO_000026 ; IO_000024 ; IO_000023 ; IO_000022 ; IO_000021 ; IO_000020 ; IO_000019 ; IO_000018 ; IO_000015 ; IO_000014 ; IO_000013 ; IO_000012 ; IO_000011 ; IO_000010 ; IO_000009 ; IO_000033 ; IO_000034 ; IO_000042 ; -+--------------------+--------------+--------------+--------------+--------------+--------------+-----------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+-----------+-----------+-----------+--------------+--------------+ -; Total Pass ; 0 ; 0 ; 0 ; 0 ; 0 ; 5 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 1 ; 0 ; 0 ; 0 ; 4 ; 1 ; 0 ; 4 ; 0 ; 0 ; 1 ; 0 ; 5 ; 5 ; 5 ; 0 ; 0 ; -; Total Unchecked ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; -; Total Inapplicable ; 5 ; 5 ; 5 ; 5 ; 5 ; 0 ; 5 ; 5 ; 5 ; 5 ; 5 ; 5 ; 5 ; 4 ; 5 ; 5 ; 5 ; 1 ; 4 ; 5 ; 1 ; 5 ; 5 ; 4 ; 5 ; 0 ; 0 ; 0 ; 5 ; 5 ; -; Total Fail ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; -; F ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; -; C ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; -; B ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; -; D ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; -; A ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Pass ; Inapplicable ; Inapplicable ; Inapplicable ; Inapplicable ; Pass ; Pass ; Pass ; Inapplicable ; Inapplicable ; -+--------------------+--------------+--------------+--------------+--------------+--------------+-----------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+--------------+-----------+-----------+-----------+--------------+--------------+ - - -+---------------------------------------------------------------------------------------------+ -; Fitter Device Options ; -+------------------------------------------------------------------+--------------------------+ -; Option ; Setting ; -+------------------------------------------------------------------+--------------------------+ -; Enable user-supplied start-up clock (CLKUSR) ; Off ; -; Enable device-wide reset (DEV_CLRn) ; Off ; -; Enable device-wide output enable (DEV_OE) ; Off ; -; Enable INIT_DONE output ; Off ; -; Configuration scheme ; Active Serial ; -; Error detection CRC ; Off ; -; Enable open drain on CRC_ERROR pin ; Off ; -; Enable input tri-state on active configuration pins in user mode ; Off ; -; Configuration Voltage Level ; Auto ; -; Force Configuration Voltage Level ; Off ; -; nCEO ; As output driving ground ; -; Data[0] ; As input tri-stated ; -; Data[1]/ASDO ; As input tri-stated ; -; Data[7..2] ; Unreserved ; -; FLASH_nCE/nCSO ; As input tri-stated ; -; Other Active Parallel pins ; Unreserved ; -; DCLK ; As output driving ground ; -+------------------------------------------------------------------+--------------------------+ - - -+------------------------------------+ -; Operating Settings and Conditions ; -+---------------------------+--------+ -; Setting ; Value ; -+---------------------------+--------+ -; Nominal Core Voltage ; 1.20 V ; -; Low Junction Temperature ; 0 °C ; -; High Junction Temperature ; 85 °C ; -+---------------------------+--------+ - - -+-----------------+ -; Fitter Messages ; -+-----------------+ -Warning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance. -Info (20030): Parallel compilation is enabled and will use 4 of the 4 processors detected -Info (119004): Automatically selected device EP4CE6E22C6 for design Teste1 -Info (21076): High junction temperature operating condition is not set. Assuming a default value of '85'. -Info (21076): Low junction temperature operating condition is not set. Assuming a default value of '0'. -Info (171003): Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time -Warning (292013): Feature LogicLock is only available with a valid subscription license. You can purchase a software subscription to gain full access to this feature. -Info (176444): Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices - Info (176445): Device EP4CE10E22C6 is compatible - Info (176445): Device EP4CE15E22C6 is compatible - Info (176445): Device EP4CE22E22C6 is compatible -Info (169124): Fitter converted 5 user pins into dedicated programming pins - Info (169125): Pin ~ALTERA_ASDO_DATA1~ is reserved at location 6 - Info (169125): Pin ~ALTERA_FLASH_nCE_nCSO~ is reserved at location 8 - Info (169125): Pin ~ALTERA_DCLK~ is reserved at location 12 - Info (169125): Pin ~ALTERA_DATA0~ is reserved at location 13 - Info (169125): Pin ~ALTERA_nCEO~ is reserved at location 101 -Warning (15714): Some pins have incomplete I/O assignments. Refer to the I/O Assignment Warnings report for details -Critical Warning (169085): No exact pin location assignment(s) for 5 pins of 5 total pins. For the list of pins please refer to the I/O Assignment Warnings table in the fitter report. -Critical Warning (332012): Synopsys Design Constraints File file not found: 'Teste1.sdc'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design. -Info (332144): No user constrained base clocks found in the design -Info (332096): The command derive_clocks did not find any clocks to derive. No clocks were created or changed. -Warning (332068): No clocks defined in design. -Info (332143): No user constrained clock uncertainty found in the design. Calling "derive_clock_uncertainty" -Info (332154): The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers. -Info (332130): Timing requirements not specified -- quality metrics such as performance may be sacrificed to reduce compilation time. -Info (176233): Starting register packing -Info (176235): Finished register packing - Extra Info (176219): No registers were packed into other blocks -Info (176214): Statistics of I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement - Info (176211): Number of I/O pins in group: 5 (unused VREF, 2.5V VCCIO, 4 input, 1 output, 0 bidirectional) - Info (176212): I/O standards used: 2.5 V. -Info (176215): I/O bank details before I/O pin placement - Info (176214): Statistics of I/O banks - Info (176213): I/O bank number 1 does not use VREF pins and has undetermined VCCIO pins. 4 total pin(s) used -- 7 pins available - Info (176213): I/O bank number 2 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 8 pins available - Info (176213): I/O bank number 3 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 11 pins available - Info (176213): I/O bank number 4 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 14 pins available - Info (176213): I/O bank number 5 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 13 pins available - Info (176213): I/O bank number 6 does not use VREF pins and has undetermined VCCIO pins. 1 total pin(s) used -- 9 pins available - Info (176213): I/O bank number 7 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 13 pins available - Info (176213): I/O bank number 8 does not use VREF pins and has undetermined VCCIO pins. 0 total pin(s) used -- 12 pins available -Info (171121): Fitter preparation operations ending: elapsed time is 00:00:00 -Info (14896): Fitter has disabled Advanced Physical Optimization because it is not supported for the current family. -Info (170189): Fitter placement preparation operations beginning -Info (170190): Fitter placement preparation operations ending: elapsed time is 00:00:00 -Info (170191): Fitter placement operations beginning -Info (170137): Fitter placement was successful -Info (170192): Fitter placement operations ending: elapsed time is 00:00:00 -Info (170193): Fitter routing operations beginning -Info (170195): Router estimated average interconnect usage is 0% of the available device resources - Info (170196): Router estimated peak interconnect usage is 0% of the available device resources in the region that extends from location X0_Y0 to location X10_Y11 -Info (170199): The Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time. - Info (170201): Optimizations that may affect the design's routability were skipped - Info (170200): Optimizations that may affect the design's timing were skipped -Info (170194): Fitter routing operations ending: elapsed time is 00:00:00 -Info (11888): Total time spent on timing analysis during the Fitter is 0.01 seconds. -Info (334003): Started post-fitting delay annotation -Info (334004): Delay annotation completed successfully -Info (334003): Started post-fitting delay annotation -Info (334004): Delay annotation completed successfully -Info (11218): Fitter post-fit operations ending: elapsed time is 00:00:01 -Info (144001): Generated suppressed messages file /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/output_files/Teste1.fit.smsg -Info: Quartus Prime Fitter was successful. 0 errors, 6 warnings - Info: Peak virtual memory: 944 megabytes - Info: Processing ended: Fri Dec 2 13:02:24 2022 - Info: Elapsed time: 00:00:03 - Info: Total CPU time (on all processors): 00:00:03 - - -+----------------------------+ -; Fitter Suppressed Messages ; -+----------------------------+ -The suppressed messages can be found in /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/output_files/Teste1.fit.smsg. - - diff --git a/1ano/isd/quartus-projects/Teste/output_files/Teste1.fit.smsg b/1ano/isd/quartus-projects/Teste/output_files/Teste1.fit.smsg deleted file mode 100644 index 7121cbb..0000000 --- a/1ano/isd/quartus-projects/Teste/output_files/Teste1.fit.smsg +++ /dev/null @@ -1,8 +0,0 @@ -Extra Info (176273): Performing register packing on registers with non-logic cell location assignments -Extra Info (176274): Completed register packing on registers with non-logic cell location assignments -Extra Info (176236): Started Fast Input/Output/OE register processing -Extra Info (176237): Finished Fast Input/Output/OE register processing -Extra Info (176238): Start inferring scan chains for DSP blocks -Extra Info (176239): Inferring scan chains for DSP blocks is complete -Extra Info (176248): Moving registers into I/O cells, Multiplier Blocks, and RAM blocks to improve timing and density -Extra Info (176249): Finished moving registers into I/O cells, Multiplier Blocks, and RAM blocks diff --git a/1ano/isd/quartus-projects/Teste/output_files/Teste1.fit.summary b/1ano/isd/quartus-projects/Teste/output_files/Teste1.fit.summary deleted file mode 100644 index e011c91..0000000 --- a/1ano/isd/quartus-projects/Teste/output_files/Teste1.fit.summary +++ /dev/null @@ -1,16 +0,0 @@ -Fitter Status : Successful - Fri Dec 2 13:02:24 2022 -Quartus Prime Version : 20.1.1 Build 720 11/11/2020 SJ Lite Edition -Revision Name : Teste1 -Top-level Entity Name : Teste3 -Family : Cyclone IV E -Device : EP4CE6E22C6 -Timing Models : Final -Total logic elements : 1 / 6,272 ( < 1 % ) - Total combinational functions : 1 / 6,272 ( < 1 % ) - Dedicated logic registers : 0 / 6,272 ( 0 % ) -Total registers : 0 -Total pins : 5 / 92 ( 5 % ) -Total virtual pins : 0 -Total memory bits : 0 / 276,480 ( 0 % ) -Embedded Multiplier 9-bit elements : 0 / 30 ( 0 % ) -Total PLLs : 0 / 2 ( 0 % ) diff --git a/1ano/isd/quartus-projects/Teste/output_files/Teste1.flow.rpt b/1ano/isd/quartus-projects/Teste/output_files/Teste1.flow.rpt deleted file mode 100644 index 6218af3..0000000 --- a/1ano/isd/quartus-projects/Teste/output_files/Teste1.flow.rpt +++ /dev/null @@ -1,138 +0,0 @@ -Flow report for Teste1 -Fri Dec 2 13:03:34 2022 -Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - - ---------------------- -; Table of Contents ; ---------------------- - 1. Legal Notice - 2. Flow Summary - 3. Flow Settings - 4. Flow Non-Default Global Settings - 5. Flow Elapsed Time - 6. Flow OS Summary - 7. Flow Log - 8. Flow Messages - 9. Flow Suppressed Messages - - - ----------------- -; Legal Notice ; ----------------- -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. - - - -+----------------------------------------------------------------------------------+ -; Flow Summary ; -+------------------------------------+---------------------------------------------+ -; Flow Status ; Successful - Fri Dec 2 13:03:34 2022 ; -; Quartus Prime Version ; 20.1.1 Build 720 11/11/2020 SJ Lite Edition ; -; Revision Name ; Teste1 ; -; Top-level Entity Name ; Teste3 ; -; Family ; Cyclone IV E ; -; Total logic elements ; 1 / 6,272 ( < 1 % ) ; -; Total combinational functions ; 1 / 6,272 ( < 1 % ) ; -; Dedicated logic registers ; 0 / 6,272 ( 0 % ) ; -; Total registers ; 0 ; -; Total pins ; 5 / 92 ( 5 % ) ; -; Total virtual pins ; 0 ; -; Total memory bits ; 0 / 276,480 ( 0 % ) ; -; Embedded Multiplier 9-bit elements ; 0 / 30 ( 0 % ) ; -; Total PLLs ; 0 / 2 ( 0 % ) ; -; Device ; EP4CE6E22C6 ; -; Timing Models ; Final ; -+------------------------------------+---------------------------------------------+ - - -+-----------------------------------------+ -; Flow Settings ; -+-------------------+---------------------+ -; Option ; Setting ; -+-------------------+---------------------+ -; Start date & time ; 12/02/2022 13:02:14 ; -; Main task ; Compilation ; -; Revision Name ; Teste1 ; -+-------------------+---------------------+ - - -+------------------------------------------------------------------------------------------------------------------------------------------------+ -; Flow Non-Default Global Settings ; -+-------------------------------------+----------------------------------------+---------------+-------------+-----------------------------------+ -; Assignment Name ; Value ; Default Value ; Entity Name ; Section Id ; -+-------------------------------------+----------------------------------------+---------------+-------------+-----------------------------------+ -; COMPILER_SIGNATURE_ID ; 198516037997543.166998613421922 ; -- ; -- ; -- ; -; EDA_GENERATE_FUNCTIONAL_NETLIST ; Off ; -- ; -- ; eda_board_design_timing ; -; EDA_GENERATE_FUNCTIONAL_NETLIST ; Off ; -- ; -- ; eda_board_design_boundary_scan ; -; EDA_GENERATE_FUNCTIONAL_NETLIST ; Off ; -- ; -- ; eda_board_design_signal_integrity ; -; EDA_GENERATE_FUNCTIONAL_NETLIST ; Off ; -- ; -- ; eda_board_design_symbol ; -; EDA_OUTPUT_DATA_FORMAT ; Verilog Hdl ; -- ; -- ; eda_simulation ; -; EDA_SIMULATION_TOOL ; ModelSim-Altera (Verilog) ; ; -- ; -- ; -; EDA_TIME_SCALE ; 1 ps ; -- ; -- ; eda_simulation ; -; PARTITION_COLOR ; -- (Not supported for targeted family) ; -- ; Teste3 ; Top ; -; PARTITION_FITTER_PRESERVATION_LEVEL ; -- (Not supported for targeted family) ; -- ; Teste3 ; Top ; -; PARTITION_NETLIST_TYPE ; -- (Not supported for targeted family) ; -- ; Teste3 ; Top ; -; PROJECT_OUTPUT_DIRECTORY ; output_files ; -- ; -- ; -- ; -; TOP_LEVEL_ENTITY ; Teste3 ; Teste1 ; -- ; -- ; -+-------------------------------------+----------------------------------------+---------------+-------------+-----------------------------------+ - - -+--------------------------------------------------------------------------------------------------------------------------+ -; Flow Elapsed Time ; -+----------------------+--------------+-------------------------+---------------------+------------------------------------+ -; Module Name ; Elapsed Time ; Average Processors Used ; Peak Virtual Memory ; Total CPU Time (on all processors) ; -+----------------------+--------------+-------------------------+---------------------+------------------------------------+ -; Analysis & Synthesis ; 00:00:07 ; 1.0 ; 395 MB ; 00:00:19 ; -; Fitter ; 00:00:03 ; 1.0 ; 944 MB ; 00:00:03 ; -; Assembler ; 00:00:00 ; 1.0 ; 354 MB ; 00:00:00 ; -; Timing Analyzer ; 00:00:01 ; 1.0 ; 465 MB ; 00:00:01 ; -; EDA Netlist Writer ; 00:00:01 ; 1.0 ; 599 MB ; 00:00:00 ; -; EDA Netlist Writer ; 00:00:01 ; 1.0 ; 595 MB ; 00:00:00 ; -; EDA Netlist Writer ; 00:00:00 ; 1.0 ; 603 MB ; 00:00:00 ; -; Total ; 00:00:13 ; -- ; -- ; 00:00:23 ; -+----------------------+--------------+-------------------------+---------------------+------------------------------------+ - - -+----------------------------------------------------------------------------------------+ -; Flow OS Summary ; -+----------------------+------------------+----------------+------------+----------------+ -; Module Name ; Machine Hostname ; OS Name ; OS Version ; Processor type ; -+----------------------+------------------+----------------+------------+----------------+ -; Analysis & Synthesis ; rendlaptop ; Ubuntu 22.04.1 ; 22 ; x86_64 ; -; Fitter ; rendlaptop ; Ubuntu 22.04.1 ; 22 ; x86_64 ; -; Assembler ; rendlaptop ; Ubuntu 22.04.1 ; 22 ; x86_64 ; -; Timing Analyzer ; rendlaptop ; Ubuntu 22.04.1 ; 22 ; x86_64 ; -; EDA Netlist Writer ; rendlaptop ; Ubuntu 22.04.1 ; 22 ; x86_64 ; -; EDA Netlist Writer ; rendlaptop ; Ubuntu 22.04.1 ; 22 ; x86_64 ; -; EDA Netlist Writer ; rendlaptop ; Ubuntu 22.04.1 ; 22 ; x86_64 ; -+----------------------+------------------+----------------+------------+----------------+ - - ------------- -; Flow Log ; ------------- -quartus_map --read_settings_files=on --write_settings_files=off Teste1 -c Teste1 -quartus_fit --read_settings_files=off --write_settings_files=off Teste1 -c Teste1 -quartus_asm --read_settings_files=off --write_settings_files=off Teste1 -c Teste1 -quartus_sta Teste1 -c Teste1 -quartus_eda --read_settings_files=off --write_settings_files=off Teste1 -c Teste1 -quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off Teste1 -c Teste1 --vector_source=/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Waveform1.vwf --testbench_file=/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim/Waveform1.vwf.vht -quartus_eda --write_settings_files=off --simulation=on --functional=on --flatten_buses=off --tool=modelsim_oem --format=vhdl --output_directory=/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim/ Teste1 -c Teste1 - - - diff --git a/1ano/isd/quartus-projects/Teste/output_files/Teste1.jdi b/1ano/isd/quartus-projects/Teste/output_files/Teste1.jdi deleted file mode 100644 index fa61e3f..0000000 --- a/1ano/isd/quartus-projects/Teste/output_files/Teste1.jdi +++ /dev/null @@ -1,8 +0,0 @@ - - - - - - - - diff --git a/1ano/isd/quartus-projects/Teste/output_files/Teste1.map.rpt b/1ano/isd/quartus-projects/Teste/output_files/Teste1.map.rpt deleted file mode 100644 index 9e3649a..0000000 --- a/1ano/isd/quartus-projects/Teste/output_files/Teste1.map.rpt +++ /dev/null @@ -1,289 +0,0 @@ -Analysis & Synthesis report for Teste1 -Fri Dec 2 13:02:21 2022 -Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - - ---------------------- -; Table of Contents ; ---------------------- - 1. Legal Notice - 2. Analysis & Synthesis Summary - 3. Analysis & Synthesis Settings - 4. Parallel Compilation - 5. Analysis & Synthesis Source Files Read - 6. Analysis & Synthesis Resource Usage Summary - 7. Analysis & Synthesis Resource Utilization by Entity - 8. General Register Statistics - 9. Post-Synthesis Netlist Statistics for Top Partition - 10. Elapsed Time Per Partition - 11. Analysis & Synthesis Messages - - - ----------------- -; Legal Notice ; ----------------- -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. - - - -+----------------------------------------------------------------------------------+ -; Analysis & Synthesis Summary ; -+------------------------------------+---------------------------------------------+ -; Analysis & Synthesis Status ; Successful - Fri Dec 2 13:02:21 2022 ; -; Quartus Prime Version ; 20.1.1 Build 720 11/11/2020 SJ Lite Edition ; -; Revision Name ; Teste1 ; -; Top-level Entity Name ; Teste3 ; -; Family ; Cyclone IV E ; -; Total logic elements ; 1 ; -; Total combinational functions ; 1 ; -; Dedicated logic registers ; 0 ; -; Total registers ; 0 ; -; Total pins ; 5 ; -; Total virtual pins ; 0 ; -; Total memory bits ; 0 ; -; Embedded Multiplier 9-bit elements ; 0 ; -; Total PLLs ; 0 ; -+------------------------------------+---------------------------------------------+ - - -+------------------------------------------------------------------------------------------------------------+ -; Analysis & Synthesis Settings ; -+------------------------------------------------------------------+--------------------+--------------------+ -; Option ; Setting ; Default Value ; -+------------------------------------------------------------------+--------------------+--------------------+ -; Top-level entity name ; Teste3 ; Teste1 ; -; Family name ; Cyclone IV E ; Cyclone V ; -; Use smart compilation ; Off ; Off ; -; Enable parallel Assembler and Timing Analyzer during compilation ; On ; On ; -; Enable compact report table ; Off ; Off ; -; Restructure Multiplexers ; Auto ; Auto ; -; Create Debugging Nodes for IP Cores ; Off ; Off ; -; Preserve fewer node names ; On ; On ; -; Intel FPGA IP Evaluation Mode ; Enable ; Enable ; -; Verilog Version ; Verilog_2001 ; Verilog_2001 ; -; VHDL Version ; VHDL_1993 ; VHDL_1993 ; -; State Machine Processing ; Auto ; Auto ; -; Safe State Machine ; Off ; Off ; -; Extract Verilog State Machines ; On ; On ; -; Extract VHDL State Machines ; On ; On ; -; Ignore Verilog initial constructs ; Off ; Off ; -; Iteration limit for constant Verilog loops ; 5000 ; 5000 ; -; Iteration limit for non-constant Verilog loops ; 250 ; 250 ; -; Add Pass-Through Logic to Inferred RAMs ; On ; On ; -; Infer RAMs from Raw Logic ; On ; On ; -; Parallel Synthesis ; On ; On ; -; DSP Block Balancing ; Auto ; Auto ; -; NOT Gate Push-Back ; On ; On ; -; Power-Up Don't Care ; On ; On ; -; Remove Redundant Logic Cells ; Off ; Off ; -; Remove Duplicate Registers ; On ; On ; -; Ignore CARRY Buffers ; Off ; Off ; -; Ignore CASCADE Buffers ; Off ; Off ; -; Ignore GLOBAL Buffers ; Off ; Off ; -; Ignore ROW GLOBAL Buffers ; Off ; Off ; -; Ignore LCELL Buffers ; Off ; Off ; -; Ignore SOFT Buffers ; On ; On ; -; Limit AHDL Integers to 32 Bits ; Off ; Off ; -; Optimization Technique ; Balanced ; Balanced ; -; Carry Chain Length ; 70 ; 70 ; -; Auto Carry Chains ; On ; On ; -; Auto Open-Drain Pins ; On ; On ; -; Perform WYSIWYG Primitive Resynthesis ; Off ; Off ; -; Auto ROM Replacement ; On ; On ; -; Auto RAM Replacement ; On ; On ; -; Auto DSP Block Replacement ; On ; On ; -; Auto Shift Register Replacement ; Auto ; Auto ; -; Allow Shift Register Merging across Hierarchies ; Auto ; Auto ; -; Auto Clock Enable Replacement ; On ; On ; -; Strict RAM Replacement ; Off ; Off ; -; Allow Synchronous Control Signals ; On ; On ; -; Force Use of Synchronous Clear Signals ; Off ; Off ; -; Auto RAM Block Balancing ; On ; On ; -; Auto RAM to Logic Cell Conversion ; Off ; Off ; -; Auto Resource Sharing ; Off ; Off ; -; Allow Any RAM Size For Recognition ; Off ; Off ; -; Allow Any ROM Size For Recognition ; Off ; Off ; -; Allow Any Shift Register Size For Recognition ; Off ; Off ; -; Use LogicLock Constraints during Resource Balancing ; On ; On ; -; Ignore translate_off and synthesis_off directives ; Off ; Off ; -; Timing-Driven Synthesis ; On ; On ; -; Report Parameter Settings ; On ; On ; -; Report Source Assignments ; On ; On ; -; Report Connectivity Checks ; On ; On ; -; Ignore Maximum Fan-Out Assignments ; Off ; Off ; -; Synchronization Register Chain Length ; 2 ; 2 ; -; Power Optimization During Synthesis ; Normal compilation ; Normal compilation ; -; HDL message level ; Level2 ; Level2 ; -; Suppress Register Optimization Related Messages ; Off ; Off ; -; Number of Removed Registers Reported in Synthesis Report ; 5000 ; 5000 ; -; Number of Swept Nodes Reported in Synthesis Report ; 5000 ; 5000 ; -; Number of Inverted Registers Reported in Synthesis Report ; 100 ; 100 ; -; Clock MUX Protection ; On ; On ; -; Auto Gated Clock Conversion ; Off ; Off ; -; Block Design Naming ; Auto ; Auto ; -; SDC constraint protection ; Off ; Off ; -; Synthesis Effort ; Auto ; Auto ; -; Shift Register Replacement - Allow Asynchronous Clear Signal ; On ; On ; -; Pre-Mapping Resynthesis Optimization ; Off ; Off ; -; Analysis & Synthesis Message Level ; Medium ; Medium ; -; Disable Register Merging Across Hierarchies ; Auto ; Auto ; -; Resource Aware Inference For Block RAM ; On ; On ; -+------------------------------------------------------------------+--------------------+--------------------+ - - -+------------------------------------------+ -; Parallel Compilation ; -+----------------------------+-------------+ -; Processors ; Number ; -+----------------------------+-------------+ -; Number detected on machine ; 8 ; -; Maximum allowed ; 4 ; -; ; ; -; Average used ; 1.00 ; -; Maximum used ; 1 ; -; ; ; -; Usage by Processor ; % Time Used ; -; Processor 1 ; 100.0% ; -+----------------------------+-------------+ - - -+-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Analysis & Synthesis Source Files Read ; -+----------------------------------+-----------------+------------------------------------+-------------------------------------------------------------------------------+---------+ -; File Name with User-Entered Path ; Used in Netlist ; File Type ; File Name with Absolute Path ; Library ; -+----------------------------------+-----------------+------------------------------------+-------------------------------------------------------------------------------+---------+ -; Teste1.bdf ; yes ; User Block Diagram/Schematic File ; /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Teste1.bdf ; ; -; Teste3.bdf ; yes ; User Block Diagram/Schematic File ; /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Teste3.bdf ; ; -; 74153.bdf ; yes ; Megafunction ; /home/tiagorg/intelFPGA_lite/20.1/quartus/libraries/others/maxplus2/74153.bdf ; ; -+----------------------------------+-----------------+------------------------------------+-------------------------------------------------------------------------------+---------+ - - -+-------------------------------------------------------------------+ -; Analysis & Synthesis Resource Usage Summary ; -+---------------------------------------------+---------------------+ -; Resource ; Usage ; -+---------------------------------------------+---------------------+ -; Estimated Total logic elements ; 1 ; -; ; ; -; Total combinational functions ; 1 ; -; Logic element usage by number of LUT inputs ; ; -; -- 4 input functions ; 1 ; -; -- 3 input functions ; 0 ; -; -- <=2 input functions ; 0 ; -; ; ; -; Logic elements by mode ; ; -; -- normal mode ; 1 ; -; -- arithmetic mode ; 0 ; -; ; ; -; Total registers ; 0 ; -; -- Dedicated logic registers ; 0 ; -; -- I/O registers ; 0 ; -; ; ; -; I/O pins ; 5 ; -; ; ; -; Embedded Multiplier 9-bit elements ; 0 ; -; ; ; -; Maximum fan-out node ; Teste1:inst|inst3~0 ; -; Maximum fan-out ; 1 ; -; Total fan-out ; 10 ; -; Average fan-out ; 0.91 ; -+---------------------------------------------+---------------------+ - - -+----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Analysis & Synthesis Resource Utilization by Entity ; -+----------------------------+---------------------+---------------------------+-------------+--------------+---------+-----------+------+--------------+---------------------+-------------+--------------+ -; Compilation Hierarchy Node ; Combinational ALUTs ; Dedicated Logic Registers ; Memory Bits ; DSP Elements ; DSP 9x9 ; DSP 18x18 ; Pins ; Virtual Pins ; Full Hierarchy Name ; Entity Name ; Library Name ; -+----------------------------+---------------------+---------------------------+-------------+--------------+---------+-----------+------+--------------+---------------------+-------------+--------------+ -; |Teste3 ; 1 (0) ; 0 (0) ; 0 ; 0 ; 0 ; 0 ; 5 ; 0 ; |Teste3 ; Teste3 ; work ; -; |Teste1:inst| ; 1 (1) ; 0 (0) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |Teste3|Teste1:inst ; Teste1 ; work ; -+----------------------------+---------------------+---------------------------+-------------+--------------+---------+-----------+------+--------------+---------------------+-------------+--------------+ -Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy. - - -+------------------------------------------------------+ -; General Register Statistics ; -+----------------------------------------------+-------+ -; Statistic ; Value ; -+----------------------------------------------+-------+ -; Total registers ; 0 ; -; Number of registers using Synchronous Clear ; 0 ; -; Number of registers using Synchronous Load ; 0 ; -; Number of registers using Asynchronous Clear ; 0 ; -; Number of registers using Asynchronous Load ; 0 ; -; Number of registers using Clock Enable ; 0 ; -; Number of registers using Preset ; 0 ; -+----------------------------------------------+-------+ - - -+-----------------------------------------------------+ -; Post-Synthesis Netlist Statistics for Top Partition ; -+-----------------------+-----------------------------+ -; Type ; Count ; -+-----------------------+-----------------------------+ -; boundary_port ; 5 ; -; cycloneiii_lcell_comb ; 2 ; -; normal ; 2 ; -; 1 data inputs ; 1 ; -; 4 data inputs ; 1 ; -; ; ; -; Max LUT depth ; 2.00 ; -; Average LUT depth ; 2.00 ; -+-----------------------+-----------------------------+ - - -+-------------------------------+ -; Elapsed Time Per Partition ; -+----------------+--------------+ -; Partition Name ; Elapsed Time ; -+----------------+--------------+ -; Top ; 00:00:00 ; -+----------------+--------------+ - - -+-------------------------------+ -; Analysis & Synthesis Messages ; -+-------------------------------+ -Info: ******************************************************************* -Info: Running Quartus Prime Analysis & Synthesis - Info: Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - Info: Processing started: Fri Dec 2 13:02:14 2022 -Info: Command: quartus_map --read_settings_files=on --write_settings_files=off Teste1 -c Teste1 -Warning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance. -Info (20030): Parallel compilation is enabled and will use 4 of the 4 processors detected -Info (12021): Found 1 design units, including 1 entities, in source file Teste1.bdf - Info (12023): Found entity 1: Teste1 -Info (12021): Found 1 design units, including 1 entities, in source file Teste3.bdf - Info (12023): Found entity 1: Teste3 -Info (12127): Elaborating entity "Teste3" for the top level hierarchy -Info (12128): Elaborating entity "Teste1" for hierarchy "Teste1:inst" -Info (12128): Elaborating entity "74153" for hierarchy "Teste1:inst|74153:inst" -Info (12130): Elaborated megafunction instantiation "Teste1:inst|74153:inst" -Info (286030): Timing-Driven Synthesis is running -Info (16010): Generating hard_block partition "hard_block:auto_generated_inst" - Info (16011): Adding 0 node(s), including 0 DDIO, 0 PLL, 0 transceiver and 0 LCELL -Info (21057): Implemented 6 device resources after synthesis - the final resource count might be different - Info (21058): Implemented 4 input pins - Info (21059): Implemented 1 output pins - Info (21061): Implemented 1 logic cells -Info: Quartus Prime Analysis & Synthesis was successful. 0 errors, 1 warning - Info: Peak virtual memory: 398 megabytes - Info: Processing ended: Fri Dec 2 13:02:21 2022 - Info: Elapsed time: 00:00:07 - Info: Total CPU time (on all processors): 00:00:19 - - diff --git a/1ano/isd/quartus-projects/Teste/output_files/Teste1.map.summary b/1ano/isd/quartus-projects/Teste/output_files/Teste1.map.summary deleted file mode 100644 index 48baeba..0000000 --- a/1ano/isd/quartus-projects/Teste/output_files/Teste1.map.summary +++ /dev/null @@ -1,14 +0,0 @@ -Analysis & Synthesis Status : Successful - Fri Dec 2 13:02:21 2022 -Quartus Prime Version : 20.1.1 Build 720 11/11/2020 SJ Lite Edition -Revision Name : Teste1 -Top-level Entity Name : Teste3 -Family : Cyclone IV E -Total logic elements : 1 - Total combinational functions : 1 - Dedicated logic registers : 0 -Total registers : 0 -Total pins : 5 -Total virtual pins : 0 -Total memory bits : 0 -Embedded Multiplier 9-bit elements : 0 -Total PLLs : 0 diff --git a/1ano/isd/quartus-projects/Teste/output_files/Teste1.pin b/1ano/isd/quartus-projects/Teste/output_files/Teste1.pin deleted file mode 100644 index 0e1d5d8..0000000 --- a/1ano/isd/quartus-projects/Teste/output_files/Teste1.pin +++ /dev/null @@ -1,216 +0,0 @@ - -- Copyright (C) 2020 Intel Corporation. All rights reserved. - -- Your use of Intel Corporation's design tools, logic functions - -- and other software and tools, and any partner logic - -- functions, and any output files from any of the foregoing - -- (including device programming or simulation files), and any - -- associated documentation or information are expressly subject - -- to the terms and conditions of the Intel Program License - -- Subscription Agreement, the Intel Quartus Prime License Agreement, - -- the Intel FPGA IP License Agreement, or other applicable license - -- agreement, including, without limitation, that your use is for - -- the sole purpose of programming logic devices manufactured by - -- Intel and sold by Intel or its authorized distributors. Please - -- refer to the applicable agreement for further details, at - -- https://fpgasoftware.intel.com/eula. - -- - -- This is a Quartus Prime output file. It is for reporting purposes only, and is - -- not intended for use as a Quartus Prime input file. This file cannot be used - -- to make Quartus Prime pin assignments - for instructions on how to make pin - -- assignments, please see Quartus Prime help. - --------------------------------------------------------------------------------- - - - - --------------------------------------------------------------------------------- - -- NC : No Connect. This pin has no internal connection to the device. - -- DNU : Do Not Use. This pin MUST NOT be connected. - -- VCCINT : Dedicated power pin, which MUST be connected to VCC (1.2V). - -- VCCIO : Dedicated power pin, which MUST be connected to VCC - -- of its bank. - -- Bank 1: 2.5V - -- Bank 2: 2.5V - -- Bank 3: 2.5V - -- Bank 4: 2.5V - -- Bank 5: 2.5V - -- Bank 6: 2.5V - -- Bank 7: 2.5V - -- Bank 8: 2.5V - -- GND : Dedicated ground pin. Dedicated GND pins MUST be connected to GND. - -- It can also be used to report unused dedicated pins. The connection - -- on the board for unused dedicated pins depends on whether this will - -- be used in a future design. One example is device migration. When - -- using device migration, refer to the device pin-tables. If it is a - -- GND pin in the pin table or if it will not be used in a future design - -- for another purpose the it MUST be connected to GND. If it is an unused - -- dedicated pin, then it can be connected to a valid signal on the board - -- (low, high, or toggling) if that signal is required for a different - -- revision of the design. - -- GND+ : Unused input pin. It can also be used to report unused dual-purpose pins. - -- This pin should be connected to GND. It may also be connected to a - -- valid signal on the board (low, high, or toggling) if that signal - -- is required for a different revision of the design. - -- GND* : Unused I/O pin. Connect each pin marked GND* directly to GND - -- or leave it unconnected. - -- RESERVED : Unused I/O pin, which MUST be left unconnected. - -- RESERVED_INPUT : Pin is tri-stated and should be connected to the board. - -- RESERVED_INPUT_WITH_WEAK_PULLUP : Pin is tri-stated with internal weak pull-up resistor. - -- RESERVED_INPUT_WITH_BUS_HOLD : Pin is tri-stated with bus-hold circuitry. - -- RESERVED_OUTPUT_DRIVEN_HIGH : Pin is output driven high. - --------------------------------------------------------------------------------- - - - - --------------------------------------------------------------------------------- - -- Pin directions (input, output or bidir) are based on device operating in user mode. - --------------------------------------------------------------------------------- - -Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition -CHIP "Teste1" ASSIGNED TO AN: EP4CE6E22C6 - -Pin Name/Usage : Location : Dir. : I/O Standard : Voltage : I/O Bank : User Assignment -------------------------------------------------------------------------------------------------------------- -RESERVED_INPUT_WITH_WEAK_PULLUP : 1 : : : : 1 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 2 : : : : 1 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 3 : : : : 1 : -GND : 4 : gnd : : : : -VCCINT : 5 : power : : 1.2V : : -~ALTERA_ASDO_DATA1~ / RESERVED_INPUT_WITH_WEAK_PULLUP : 6 : input : 2.5 V : : 1 : N -RESERVED_INPUT_WITH_WEAK_PULLUP : 7 : : : : 1 : -~ALTERA_FLASH_nCE_nCSO~ / RESERVED_INPUT_WITH_WEAK_PULLUP : 8 : input : 2.5 V : : 1 : N -nSTATUS : 9 : : : : 1 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 10 : : : : 1 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 11 : : : : 1 : -~ALTERA_DCLK~ : 12 : output : 2.5 V : : 1 : N -~ALTERA_DATA0~ / RESERVED_INPUT_WITH_WEAK_PULLUP : 13 : input : 2.5 V : : 1 : N -nCONFIG : 14 : : : : 1 : -TDI : 15 : input : : : 1 : -TCK : 16 : input : : : 1 : -VCCIO1 : 17 : power : : 2.5V : 1 : -TMS : 18 : input : : : 1 : -GND : 19 : gnd : : : : -TDO : 20 : output : : : 1 : -nCE : 21 : : : : 1 : -GND : 22 : gnd : : : : -GND+ : 23 : : : : 1 : -GND+ : 24 : : : : 2 : -GND+ : 25 : : : : 2 : -VCCIO2 : 26 : power : : 2.5V : 2 : -GND : 27 : gnd : : : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 28 : : : : 2 : -VCCINT : 29 : power : : 1.2V : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 30 : : : : 2 : -A : 31 : input : 2.5 V : : 2 : N -C : 32 : input : 2.5 V : : 2 : N -D : 33 : input : 2.5 V : : 2 : N -F : 34 : output : 2.5 V : : 2 : N -VCCA1 : 35 : power : : 2.5V : : -GNDA1 : 36 : gnd : : : : -VCCD_PLL1 : 37 : power : : 1.2V : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 38 : : : : 3 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 39 : : : : 3 : -VCCIO3 : 40 : power : : 2.5V : 3 : -GND : 41 : gnd : : : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 42 : : : : 3 : -B : 43 : input : 2.5 V : : 3 : N -RESERVED_INPUT_WITH_WEAK_PULLUP : 44 : : : : 3 : -VCCINT : 45 : power : : 1.2V : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 46 : : : : 3 : -VCCIO3 : 47 : power : : 2.5V : 3 : -GND : 48 : gnd : : : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 49 : : : : 3 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 50 : : : : 3 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 51 : : : : 3 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 52 : : : : 3 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 53 : : : : 3 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 54 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 55 : : : : 4 : -VCCIO4 : 56 : power : : 2.5V : 4 : -GND : 57 : gnd : : : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 58 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 59 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 60 : : : : 4 : -VCCINT : 61 : power : : 1.2V : : -VCCIO4 : 62 : power : : 2.5V : 4 : -GND : 63 : gnd : : : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 64 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 65 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 66 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 67 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 68 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 69 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 70 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 71 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 72 : : : : 4 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 73 : : : : 5 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 74 : : : : 5 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 75 : : : : 5 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 76 : : : : 5 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 77 : : : : 5 : -VCCINT : 78 : power : : 1.2V : : -GND : 79 : gnd : : : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 80 : : : : 5 : -VCCIO5 : 81 : power : : 2.5V : 5 : -GND : 82 : gnd : : : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 83 : : : : 5 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 84 : : : : 5 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 85 : : : : 5 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 86 : : : : 5 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 87 : : : : 5 : -GND+ : 88 : : : : 5 : -GND+ : 89 : : : : 5 : -GND+ : 90 : : : : 6 : -GND+ : 91 : : : : 6 : -CONF_DONE : 92 : : : : 6 : -VCCIO6 : 93 : power : : 2.5V : 6 : -MSEL0 : 94 : : : : 6 : -GND : 95 : gnd : : : : -MSEL1 : 96 : : : : 6 : -MSEL2 : 97 : : : : 6 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 98 : : : : 6 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 99 : : : : 6 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 100 : : : : 6 : -~ALTERA_nCEO~ / RESERVED_OUTPUT_OPEN_DRAIN : 101 : output : 2.5 V : : 6 : N -VCCINT : 102 : power : : 1.2V : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 103 : : : : 6 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 104 : : : : 6 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 105 : : : : 6 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 106 : : : : 6 : -VCCA2 : 107 : power : : 2.5V : : -GNDA2 : 108 : gnd : : : : -VCCD_PLL2 : 109 : power : : 1.2V : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 110 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 111 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 112 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 113 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 114 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 115 : : : : 7 : -VCCINT : 116 : power : : 1.2V : : -VCCIO7 : 117 : power : : 2.5V : 7 : -GND : 118 : gnd : : : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 119 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 120 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 121 : : : : 7 : -VCCIO7 : 122 : power : : 2.5V : 7 : -GND : 123 : gnd : : : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 124 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 125 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 126 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 127 : : : : 7 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 128 : : : : 8 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 129 : : : : 8 : -VCCIO8 : 130 : power : : 2.5V : 8 : -GND : 131 : gnd : : : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 132 : : : : 8 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 133 : : : : 8 : -VCCINT : 134 : power : : 1.2V : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 135 : : : : 8 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 136 : : : : 8 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 137 : : : : 8 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 138 : : : : 8 : -VCCIO8 : 139 : power : : 2.5V : 8 : -GND : 140 : gnd : : : : -RESERVED_INPUT_WITH_WEAK_PULLUP : 141 : : : : 8 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 142 : : : : 8 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 143 : : : : 8 : -RESERVED_INPUT_WITH_WEAK_PULLUP : 144 : : : : 8 : -GND : EPAD : : : : : diff --git a/1ano/isd/quartus-projects/Teste/output_files/Teste1.sld b/1ano/isd/quartus-projects/Teste/output_files/Teste1.sld deleted file mode 100644 index f7d3ed7..0000000 --- a/1ano/isd/quartus-projects/Teste/output_files/Teste1.sld +++ /dev/null @@ -1 +0,0 @@ - diff --git a/1ano/isd/quartus-projects/Teste/output_files/Teste1.sof b/1ano/isd/quartus-projects/Teste/output_files/Teste1.sof deleted file mode 100644 index 90d3859..0000000 Binary files a/1ano/isd/quartus-projects/Teste/output_files/Teste1.sof and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/output_files/Teste1.sta.rpt b/1ano/isd/quartus-projects/Teste/output_files/Teste1.sta.rpt deleted file mode 100644 index 1737dee..0000000 --- a/1ano/isd/quartus-projects/Teste/output_files/Teste1.sta.rpt +++ /dev/null @@ -1,437 +0,0 @@ -Timing Analyzer report for Teste1 -Fri Dec 2 13:02:27 2022 -Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - - ---------------------- -; Table of Contents ; ---------------------- - 1. Legal Notice - 2. Timing Analyzer Summary - 3. Parallel Compilation - 4. Clocks - 5. Slow 1200mV 85C Model Fmax Summary - 6. Timing Closure Recommendations - 7. Slow 1200mV 85C Model Setup Summary - 8. Slow 1200mV 85C Model Hold Summary - 9. Slow 1200mV 85C Model Recovery Summary - 10. Slow 1200mV 85C Model Removal Summary - 11. Slow 1200mV 85C Model Minimum Pulse Width Summary - 12. Slow 1200mV 85C Model Metastability Summary - 13. Slow 1200mV 0C Model Fmax Summary - 14. Slow 1200mV 0C Model Setup Summary - 15. Slow 1200mV 0C Model Hold Summary - 16. Slow 1200mV 0C Model Recovery Summary - 17. Slow 1200mV 0C Model Removal Summary - 18. Slow 1200mV 0C Model Minimum Pulse Width Summary - 19. Slow 1200mV 0C Model Metastability Summary - 20. Fast 1200mV 0C Model Setup Summary - 21. Fast 1200mV 0C Model Hold Summary - 22. Fast 1200mV 0C Model Recovery Summary - 23. Fast 1200mV 0C Model Removal Summary - 24. Fast 1200mV 0C Model Minimum Pulse Width Summary - 25. Fast 1200mV 0C Model Metastability Summary - 26. Multicorner Timing Analysis Summary - 27. Board Trace Model Assignments - 28. Input Transition Times - 29. Signal Integrity Metrics (Slow 1200mv 0c Model) - 30. Signal Integrity Metrics (Slow 1200mv 85c Model) - 31. Signal Integrity Metrics (Fast 1200mv 0c Model) - 32. Clock Transfers - 33. Report TCCS - 34. Report RSKM - 35. Unconstrained Paths Summary - 36. Unconstrained Input Ports - 37. Unconstrained Output Ports - 38. Unconstrained Input Ports - 39. Unconstrained Output Ports - 40. Timing Analyzer Messages - - - ----------------- -; Legal Notice ; ----------------- -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. - - - -+-----------------------------------------------------------------------------+ -; Timing Analyzer Summary ; -+-----------------------+-----------------------------------------------------+ -; Quartus Prime Version ; Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition ; -; Timing Analyzer ; Legacy Timing Analyzer ; -; Revision Name ; Teste1 ; -; Device Family ; Cyclone IV E ; -; Device Name ; EP4CE6E22C6 ; -; Timing Models ; Final ; -; Delay Model ; Combined ; -; Rise/Fall Delays ; Enabled ; -+-----------------------+-----------------------------------------------------+ - - -+------------------------------------------+ -; Parallel Compilation ; -+----------------------------+-------------+ -; Processors ; Number ; -+----------------------------+-------------+ -; Number detected on machine ; 8 ; -; Maximum allowed ; 4 ; -; ; ; -; Average used ; 1.01 ; -; Maximum used ; 4 ; -; ; ; -; Usage by Processor ; % Time Used ; -; Processor 1 ; 100.0% ; -; Processors 2-4 ; 0.2% ; -+----------------------------+-------------+ - - ----------- -; Clocks ; ----------- -No clocks to report. - - --------------------------------------- -; Slow 1200mV 85C Model Fmax Summary ; --------------------------------------- -No paths to report. - - ----------------------------------- -; Timing Closure Recommendations ; ----------------------------------- -HTML report is unavailable in plain text report export. - - ---------------------------------------- -; Slow 1200mV 85C Model Setup Summary ; ---------------------------------------- -No paths to report. - - --------------------------------------- -; Slow 1200mV 85C Model Hold Summary ; --------------------------------------- -No paths to report. - - ------------------------------------------- -; Slow 1200mV 85C Model Recovery Summary ; ------------------------------------------- -No paths to report. - - ------------------------------------------ -; Slow 1200mV 85C Model Removal Summary ; ------------------------------------------ -No paths to report. - - ------------------------------------------------------ -; Slow 1200mV 85C Model Minimum Pulse Width Summary ; ------------------------------------------------------ -No paths to report. - - ------------------------------------------------ -; Slow 1200mV 85C Model Metastability Summary ; ------------------------------------------------ -No synchronizer chains to report. - - -------------------------------------- -; Slow 1200mV 0C Model Fmax Summary ; -------------------------------------- -No paths to report. - - --------------------------------------- -; Slow 1200mV 0C Model Setup Summary ; --------------------------------------- -No paths to report. - - -------------------------------------- -; Slow 1200mV 0C Model Hold Summary ; -------------------------------------- -No paths to report. - - ------------------------------------------ -; Slow 1200mV 0C Model Recovery Summary ; ------------------------------------------ -No paths to report. - - ----------------------------------------- -; Slow 1200mV 0C Model Removal Summary ; ----------------------------------------- -No paths to report. - - ----------------------------------------------------- -; Slow 1200mV 0C Model Minimum Pulse Width Summary ; ----------------------------------------------------- -No paths to report. - - ----------------------------------------------- -; Slow 1200mV 0C Model Metastability Summary ; ----------------------------------------------- -No synchronizer chains to report. - - --------------------------------------- -; Fast 1200mV 0C Model Setup Summary ; --------------------------------------- -No paths to report. - - -------------------------------------- -; Fast 1200mV 0C Model Hold Summary ; -------------------------------------- -No paths to report. - - ------------------------------------------ -; Fast 1200mV 0C Model Recovery Summary ; ------------------------------------------ -No paths to report. - - ----------------------------------------- -; Fast 1200mV 0C Model Removal Summary ; ----------------------------------------- -No paths to report. - - ----------------------------------------------------- -; Fast 1200mV 0C Model Minimum Pulse Width Summary ; ----------------------------------------------------- -No paths to report. - - ----------------------------------------------- -; Fast 1200mV 0C Model Metastability Summary ; ----------------------------------------------- -No synchronizer chains to report. - - -+----------------------------------------------------------------------------+ -; Multicorner Timing Analysis Summary ; -+------------------+-------+------+----------+---------+---------------------+ -; Clock ; Setup ; Hold ; Recovery ; Removal ; Minimum Pulse Width ; -+------------------+-------+------+----------+---------+---------------------+ -; Worst-case Slack ; N/A ; N/A ; N/A ; N/A ; N/A ; -; Design-wide TNS ; 0.0 ; 0.0 ; 0.0 ; 0.0 ; 0.0 ; -+------------------+-------+------+----------+---------+---------------------+ - - -+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Board Trace Model Assignments ; -+---------------+--------------+-------------------+-------------------------+-------------------------+---------------+---------------------+----------------+------------------+--------+------------------+------------------------+------------------------+--------------+---------------+-----------------+-------+---------------------+--------------------+---------------+-----------------+-------------+ -; Pin ; I/O Standard ; Near Tline Length ; Near Tline L per Length ; Near Tline C per Length ; Near Series R ; Near Differential R ; Near Pull-up R ; Near Pull-down R ; Near C ; Far Tline Length ; Far Tline L per Length ; Far Tline C per Length ; Far Series R ; Far Pull-up R ; Far Pull-down R ; Far C ; Termination Voltage ; Far Differential R ; EBD File Name ; EBD Signal Name ; EBD Far-end ; -+---------------+--------------+-------------------+-------------------------+-------------------------+---------------+---------------------+----------------+------------------+--------+------------------+------------------------+------------------------+--------------+---------------+-----------------+-------+---------------------+--------------------+---------------+-----------------+-------------+ -; F ; 2.5 V ; 0 in ; 0 H/in ; 0 F/in ; short ; - ; open ; open ; open ; 0 in ; 0 H/in ; 0 F/in ; short ; open ; open ; open ; 0 V ; - ; n/a ; n/a ; n/a ; -; ~ALTERA_DCLK~ ; 2.5 V ; 0 in ; 0 H/in ; 0 F/in ; short ; - ; open ; open ; open ; 0 in ; 0 H/in ; 0 F/in ; short ; open ; open ; open ; 0 V ; - ; n/a ; n/a ; n/a ; -; ~ALTERA_nCEO~ ; 2.5 V ; 0 in ; 0 H/in ; 0 F/in ; short ; - ; open ; open ; open ; 0 in ; 0 H/in ; 0 F/in ; short ; open ; open ; open ; 0 V ; - ; n/a ; n/a ; n/a ; -+---------------+--------------+-------------------+-------------------------+-------------------------+---------------+---------------------+----------------+------------------+--------+------------------+------------------------+------------------------+--------------+---------------+-----------------+-------+---------------------+--------------------+---------------+-----------------+-------------+ - - -+----------------------------------------------------------------------------+ -; Input Transition Times ; -+-------------------------+--------------+-----------------+-----------------+ -; Pin ; I/O Standard ; 10-90 Rise Time ; 90-10 Fall Time ; -+-------------------------+--------------+-----------------+-----------------+ -; C ; 2.5 V ; 2000 ps ; 2000 ps ; -; B ; 2.5 V ; 2000 ps ; 2000 ps ; -; D ; 2.5 V ; 2000 ps ; 2000 ps ; -; A ; 2.5 V ; 2000 ps ; 2000 ps ; -; ~ALTERA_ASDO_DATA1~ ; 2.5 V ; 2000 ps ; 2000 ps ; -; ~ALTERA_FLASH_nCE_nCSO~ ; 2.5 V ; 2000 ps ; 2000 ps ; -; ~ALTERA_DATA0~ ; 2.5 V ; 2000 ps ; 2000 ps ; -+-------------------------+--------------+-----------------+-----------------+ - - -+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Signal Integrity Metrics (Slow 1200mv 0c Model) ; -+---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ -; Pin ; I/O Standard ; Board Delay on Rise ; Board Delay on Fall ; Steady State Voh at FPGA Pin ; Steady State Vol at FPGA Pin ; Voh Max at FPGA Pin ; Vol Min at FPGA Pin ; Ringback Voltage on Rise at FPGA Pin ; Ringback Voltage on Fall at FPGA Pin ; 10-90 Rise Time at FPGA Pin ; 90-10 Fall Time at FPGA Pin ; Monotonic Rise at FPGA Pin ; Monotonic Fall at FPGA Pin ; Steady State Voh at Far-end ; Steady State Vol at Far-end ; Voh Max at Far-end ; Vol Min at Far-end ; Ringback Voltage on Rise at Far-end ; Ringback Voltage on Fall at Far-end ; 10-90 Rise Time at Far-end ; 90-10 Fall Time at Far-end ; Monotonic Rise at Far-end ; Monotonic Fall at Far-end ; -+---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ -; F ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 4.44e-09 V ; 2.39 V ; -0.0265 V ; 0.2 V ; 0.033 V ; 2.94e-10 s ; 3.12e-10 s ; Yes ; Yes ; 2.32 V ; 4.44e-09 V ; 2.39 V ; -0.0265 V ; 0.2 V ; 0.033 V ; 2.94e-10 s ; 3.12e-10 s ; Yes ; Yes ; -; ~ALTERA_DCLK~ ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 3.45e-09 V ; 2.38 V ; -0.0609 V ; 0.148 V ; 0.095 V ; 2.82e-10 s ; 2.59e-10 s ; Yes ; Yes ; 2.32 V ; 3.45e-09 V ; 2.38 V ; -0.0609 V ; 0.148 V ; 0.095 V ; 2.82e-10 s ; 2.59e-10 s ; Yes ; Yes ; -; ~ALTERA_nCEO~ ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 5.61e-09 V ; 2.38 V ; -0.00274 V ; 0.141 V ; 0.006 V ; 4.7e-10 s ; 6.02e-10 s ; Yes ; Yes ; 2.32 V ; 5.61e-09 V ; 2.38 V ; -0.00274 V ; 0.141 V ; 0.006 V ; 4.7e-10 s ; 6.02e-10 s ; Yes ; Yes ; -+---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ - - -+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Signal Integrity Metrics (Slow 1200mv 85c Model) ; -+---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ -; Pin ; I/O Standard ; Board Delay on Rise ; Board Delay on Fall ; Steady State Voh at FPGA Pin ; Steady State Vol at FPGA Pin ; Voh Max at FPGA Pin ; Vol Min at FPGA Pin ; Ringback Voltage on Rise at FPGA Pin ; Ringback Voltage on Fall at FPGA Pin ; 10-90 Rise Time at FPGA Pin ; 90-10 Fall Time at FPGA Pin ; Monotonic Rise at FPGA Pin ; Monotonic Fall at FPGA Pin ; Steady State Voh at Far-end ; Steady State Vol at Far-end ; Voh Max at Far-end ; Vol Min at Far-end ; Ringback Voltage on Rise at Far-end ; Ringback Voltage on Fall at Far-end ; 10-90 Rise Time at Far-end ; 90-10 Fall Time at Far-end ; Monotonic Rise at Far-end ; Monotonic Fall at Far-end ; -+---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ -; F ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 7.16e-07 V ; 2.36 V ; -0.00476 V ; 0.096 V ; 0.013 V ; 4.39e-10 s ; 4.15e-10 s ; Yes ; Yes ; 2.32 V ; 7.16e-07 V ; 2.36 V ; -0.00476 V ; 0.096 V ; 0.013 V ; 4.39e-10 s ; 4.15e-10 s ; Yes ; Yes ; -; ~ALTERA_DCLK~ ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 5.74e-07 V ; 2.36 V ; -0.0201 V ; 0.072 V ; 0.033 V ; 4.04e-10 s ; 3.29e-10 s ; Yes ; Yes ; 2.32 V ; 5.74e-07 V ; 2.36 V ; -0.0201 V ; 0.072 V ; 0.033 V ; 4.04e-10 s ; 3.29e-10 s ; Yes ; Yes ; -; ~ALTERA_nCEO~ ; 2.5 V ; 0 s ; 0 s ; 2.32 V ; 9.45e-07 V ; 2.35 V ; -0.00643 V ; 0.081 V ; 0.031 V ; 5.31e-10 s ; 7.59e-10 s ; Yes ; Yes ; 2.32 V ; 9.45e-07 V ; 2.35 V ; -0.00643 V ; 0.081 V ; 0.031 V ; 5.31e-10 s ; 7.59e-10 s ; Yes ; Yes ; -+---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ - - -+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ -; Signal Integrity Metrics (Fast 1200mv 0c Model) ; -+---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ -; Pin ; I/O Standard ; Board Delay on Rise ; Board Delay on Fall ; Steady State Voh at FPGA Pin ; Steady State Vol at FPGA Pin ; Voh Max at FPGA Pin ; Vol Min at FPGA Pin ; Ringback Voltage on Rise at FPGA Pin ; Ringback Voltage on Fall at FPGA Pin ; 10-90 Rise Time at FPGA Pin ; 90-10 Fall Time at FPGA Pin ; Monotonic Rise at FPGA Pin ; Monotonic Fall at FPGA Pin ; Steady State Voh at Far-end ; Steady State Vol at Far-end ; Voh Max at Far-end ; Vol Min at Far-end ; Ringback Voltage on Rise at Far-end ; Ringback Voltage on Fall at Far-end ; 10-90 Rise Time at Far-end ; 90-10 Fall Time at Far-end ; Monotonic Rise at Far-end ; Monotonic Fall at Far-end ; -+---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ -; F ; 2.5 V ; 0 s ; 0 s ; 2.62 V ; 2.74e-08 V ; 2.73 V ; -0.0384 V ; 0.169 V ; 0.089 V ; 2.7e-10 s ; 2.62e-10 s ; Yes ; Yes ; 2.62 V ; 2.74e-08 V ; 2.73 V ; -0.0384 V ; 0.169 V ; 0.089 V ; 2.7e-10 s ; 2.62e-10 s ; Yes ; Yes ; -; ~ALTERA_DCLK~ ; 2.5 V ; 0 s ; 0 s ; 2.62 V ; 2.22e-08 V ; 2.74 V ; -0.06 V ; 0.158 V ; 0.08 V ; 2.68e-10 s ; 2.19e-10 s ; Yes ; Yes ; 2.62 V ; 2.22e-08 V ; 2.74 V ; -0.06 V ; 0.158 V ; 0.08 V ; 2.68e-10 s ; 2.19e-10 s ; Yes ; Yes ; -; ~ALTERA_nCEO~ ; 2.5 V ; 0 s ; 0 s ; 2.62 V ; 3.54e-08 V ; 2.7 V ; -0.00943 V ; 0.276 V ; 0.035 V ; 3.19e-10 s ; 4.99e-10 s ; No ; Yes ; 2.62 V ; 3.54e-08 V ; 2.7 V ; -0.00943 V ; 0.276 V ; 0.035 V ; 3.19e-10 s ; 4.99e-10 s ; No ; Yes ; -+---------------+--------------+---------------------+---------------------+------------------------------+------------------------------+---------------------+---------------------+--------------------------------------+--------------------------------------+-----------------------------+-----------------------------+----------------------------+----------------------------+-----------------------------+-----------------------------+--------------------+--------------------+-------------------------------------+-------------------------------------+----------------------------+----------------------------+---------------------------+---------------------------+ - - -------------------- -; Clock Transfers ; -------------------- -Nothing to report. - - ---------------- -; Report TCCS ; ---------------- -No dedicated SERDES Transmitter circuitry present in device or used in design - - ---------------- -; Report RSKM ; ---------------- -No non-DPA dedicated SERDES Receiver circuitry present in device or used in design - - -+------------------------------------------------+ -; Unconstrained Paths Summary ; -+---------------------------------+-------+------+ -; Property ; Setup ; Hold ; -+---------------------------------+-------+------+ -; Illegal Clocks ; 0 ; 0 ; -; Unconstrained Clocks ; 0 ; 0 ; -; Unconstrained Input Ports ; 4 ; 4 ; -; Unconstrained Input Port Paths ; 4 ; 4 ; -; Unconstrained Output Ports ; 1 ; 1 ; -; Unconstrained Output Port Paths ; 4 ; 4 ; -+---------------------------------+-------+------+ - - -+---------------------------------------------------------------------------------------------------+ -; Unconstrained Input Ports ; -+------------+--------------------------------------------------------------------------------------+ -; Input Port ; Comment ; -+------------+--------------------------------------------------------------------------------------+ -; A ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; -; B ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; -; C ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; -; D ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; -+------------+--------------------------------------------------------------------------------------+ - - -+-----------------------------------------------------------------------------------------------------+ -; Unconstrained Output Ports ; -+-------------+---------------------------------------------------------------------------------------+ -; Output Port ; Comment ; -+-------------+---------------------------------------------------------------------------------------+ -; F ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; -+-------------+---------------------------------------------------------------------------------------+ - - -+---------------------------------------------------------------------------------------------------+ -; Unconstrained Input Ports ; -+------------+--------------------------------------------------------------------------------------+ -; Input Port ; Comment ; -+------------+--------------------------------------------------------------------------------------+ -; A ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; -; B ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; -; C ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; -; D ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; -+------------+--------------------------------------------------------------------------------------+ - - -+-----------------------------------------------------------------------------------------------------+ -; Unconstrained Output Ports ; -+-------------+---------------------------------------------------------------------------------------+ -; Output Port ; Comment ; -+-------------+---------------------------------------------------------------------------------------+ -; F ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; -+-------------+---------------------------------------------------------------------------------------+ - - -+--------------------------+ -; Timing Analyzer Messages ; -+--------------------------+ -Info: ******************************************************************* -Info: Running Quartus Prime Timing Analyzer - Info: Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition - Info: Processing started: Fri Dec 2 13:02:26 2022 -Info: Command: quartus_sta Teste1 -c Teste1 -Info: qsta_default_script.tcl version: #1 -Warning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance. -Info (20030): Parallel compilation is enabled and will use 4 of the 4 processors detected -Info (21076): High junction temperature operating condition is not set. Assuming a default value of '85'. -Info (21076): Low junction temperature operating condition is not set. Assuming a default value of '0'. -Critical Warning (332012): Synopsys Design Constraints File file not found: 'Teste1.sdc'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design. -Info (332142): No user constrained base clocks found in the design. Calling "derive_clocks -period 1.0" -Info (332096): The command derive_clocks did not find any clocks to derive. No clocks were created or changed. -Warning (332068): No clocks defined in design. -Info (332143): No user constrained clock uncertainty found in the design. Calling "derive_clock_uncertainty" -Info (332154): The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers. -Info: Found TIMING_ANALYZER_REPORT_SCRIPT_INCLUDE_DEFAULT_ANALYSIS = ON -Info (332159): No clocks to report -Info: Analyzing Slow 1200mV 85C Model -Info (332140): No fmax paths to report -Info (332140): No Setup paths to report -Info (332140): No Hold paths to report -Info (332140): No Recovery paths to report -Info (332140): No Removal paths to report -Info (332140): No Minimum Pulse Width paths to report -Info: Analyzing Slow 1200mV 0C Model -Info (334003): Started post-fitting delay annotation -Info (334004): Delay annotation completed successfully -Info (332142): No user constrained base clocks found in the design. Calling "derive_clocks -period 1.0" -Info (332096): The command derive_clocks did not find any clocks to derive. No clocks were created or changed. -Warning (332068): No clocks defined in design. -Info (332154): The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers. -Info (332140): No fmax paths to report -Info (332140): No Setup paths to report -Info (332140): No Hold paths to report -Info (332140): No Recovery paths to report -Info (332140): No Removal paths to report -Info (332140): No Minimum Pulse Width paths to report -Info: Analyzing Fast 1200mV 0C Model -Info (332142): No user constrained base clocks found in the design. Calling "derive_clocks -period 1.0" -Info (332096): The command derive_clocks did not find any clocks to derive. No clocks were created or changed. -Warning (332068): No clocks defined in design. -Info (332154): The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers. -Info (332140): No Setup paths to report -Info (332140): No Hold paths to report -Info (332140): No Recovery paths to report -Info (332140): No Removal paths to report -Info (332140): No Minimum Pulse Width paths to report -Info (332102): Design is not fully constrained for setup requirements -Info (332102): Design is not fully constrained for hold requirements -Info: Quartus Prime Timing Analyzer was successful. 0 errors, 5 warnings - Info: Peak virtual memory: 465 megabytes - Info: Processing ended: Fri Dec 2 13:02:27 2022 - Info: Elapsed time: 00:00:01 - Info: Total CPU time (on all processors): 00:00:01 - - diff --git a/1ano/isd/quartus-projects/Teste/output_files/Teste1.sta.summary b/1ano/isd/quartus-projects/Teste/output_files/Teste1.sta.summary deleted file mode 100644 index aa5b327..0000000 --- a/1ano/isd/quartus-projects/Teste/output_files/Teste1.sta.summary +++ /dev/null @@ -1,5 +0,0 @@ ------------------------------------------------------------- -Timing Analyzer Summary ------------------------------------------------------------- - ------------------------------------------------------------- diff --git a/1ano/isd/quartus-projects/Teste/simulation/modelsim/Teste1.sft b/1ano/isd/quartus-projects/Teste/simulation/modelsim/Teste1.sft deleted file mode 100644 index 06a2ca4..0000000 --- a/1ano/isd/quartus-projects/Teste/simulation/modelsim/Teste1.sft +++ /dev/null @@ -1 +0,0 @@ -set tool_name "ModelSim-Altera (Verilog)" diff --git a/1ano/isd/quartus-projects/Teste/simulation/modelsim/Teste1.vo b/1ano/isd/quartus-projects/Teste/simulation/modelsim/Teste1.vo deleted file mode 100644 index 773fc74..0000000 --- a/1ano/isd/quartus-projects/Teste/simulation/modelsim/Teste1.vo +++ /dev/null @@ -1,183 +0,0 @@ -// Copyright (C) 2020 Intel Corporation. All rights reserved. -// Your use of Intel Corporation's design tools, logic functions -// and other software and tools, and any partner logic -// functions, and any output files from any of the foregoing -// (including device programming or simulation files), and any -// associated documentation or information are expressly subject -// to the terms and conditions of the Intel Program License -// Subscription Agreement, the Intel Quartus Prime License Agreement, -// the Intel FPGA IP License Agreement, or other applicable license -// agreement, including, without limitation, that your use is for -// the sole purpose of programming logic devices manufactured by -// Intel and sold by Intel or its authorized distributors. Please -// refer to the applicable agreement for further details, at -// https://fpgasoftware.intel.com/eula. - -// VENDOR "Altera" -// PROGRAM "Quartus Prime" -// VERSION "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" - -// DATE "12/02/2022 13:02:28" - -// -// Device: Altera EP4CE6E22C6 Package TQFP144 -// - -// -// This Verilog file should be used for ModelSim-Altera (Verilog) only -// - -`timescale 1 ps/ 1 ps - -module Teste3 ( - F, - D, - A, - B, - C); -output F; -input D; -input A; -input B; -input C; - -// Design Ports Information -// F => Location: PIN_34, I/O Standard: 2.5 V, Current Strength: Default -// C => Location: PIN_32, I/O Standard: 2.5 V, Current Strength: Default -// B => Location: PIN_43, I/O Standard: 2.5 V, Current Strength: Default -// D => Location: PIN_33, I/O Standard: 2.5 V, Current Strength: Default -// A => Location: PIN_31, I/O Standard: 2.5 V, Current Strength: Default - - -wire gnd; -wire vcc; -wire unknown; - -assign gnd = 1'b0; -assign vcc = 1'b1; -assign unknown = 1'bx; - -tri1 devclrn; -tri1 devpor; -tri1 devoe; -wire \F~output_o ; -wire \C~input_o ; -wire \D~input_o ; -wire \A~input_o ; -wire \B~input_o ; -wire \inst|inst3~0_combout ; - - -hard_block auto_generated_inst( - .devpor(devpor), - .devclrn(devclrn), - .devoe(devoe)); - -// Location: IOOBUF_X0_Y5_N16 -cycloneive_io_obuf \F~output ( - .i(!\inst|inst3~0_combout ), - .oe(vcc), - .seriesterminationcontrol(16'b0000000000000000), - .devoe(devoe), - .o(\F~output_o ), - .obar()); -// synopsys translate_off -defparam \F~output .bus_hold = "false"; -defparam \F~output .open_drain_output = "false"; -// synopsys translate_on - -// Location: IOIBUF_X0_Y6_N15 -cycloneive_io_ibuf \C~input ( - .i(C), - .ibar(gnd), - .o(\C~input_o )); -// synopsys translate_off -defparam \C~input .bus_hold = "false"; -defparam \C~input .simulate_z_as = "z"; -// synopsys translate_on - -// Location: IOIBUF_X0_Y6_N22 -cycloneive_io_ibuf \D~input ( - .i(D), - .ibar(gnd), - .o(\D~input_o )); -// synopsys translate_off -defparam \D~input .bus_hold = "false"; -defparam \D~input .simulate_z_as = "z"; -// synopsys translate_on - -// Location: IOIBUF_X0_Y7_N1 -cycloneive_io_ibuf \A~input ( - .i(A), - .ibar(gnd), - .o(\A~input_o )); -// synopsys translate_off -defparam \A~input .bus_hold = "false"; -defparam \A~input .simulate_z_as = "z"; -// synopsys translate_on - -// Location: IOIBUF_X5_Y0_N22 -cycloneive_io_ibuf \B~input ( - .i(B), - .ibar(gnd), - .o(\B~input_o )); -// synopsys translate_off -defparam \B~input .bus_hold = "false"; -defparam \B~input .simulate_z_as = "z"; -// synopsys translate_on - -// Location: LCCOMB_X1_Y6_N0 -cycloneive_lcell_comb \inst|inst3~0 ( -// Equation(s): -// \inst|inst3~0_combout = (\B~input_o & (\C~input_o )) # (!\B~input_o & ((\D~input_o $ (\A~input_o )))) - - .dataa(\C~input_o ), - .datab(\D~input_o ), - .datac(\A~input_o ), - .datad(\B~input_o ), - .cin(gnd), - .combout(\inst|inst3~0_combout ), - .cout()); -// synopsys translate_off -defparam \inst|inst3~0 .lut_mask = 16'hAA3C; -defparam \inst|inst3~0 .sum_lutc_input = "datac"; -// synopsys translate_on - -assign F = \F~output_o ; - -endmodule - -module hard_block ( - - devpor, - devclrn, - devoe); - -// Design Ports Information -// ~ALTERA_ASDO_DATA1~ => Location: PIN_6, I/O Standard: 2.5 V, Current Strength: Default -// ~ALTERA_FLASH_nCE_nCSO~ => Location: PIN_8, I/O Standard: 2.5 V, Current Strength: Default -// ~ALTERA_DCLK~ => Location: PIN_12, I/O Standard: 2.5 V, Current Strength: Default -// ~ALTERA_DATA0~ => Location: PIN_13, I/O Standard: 2.5 V, Current Strength: Default -// ~ALTERA_nCEO~ => Location: PIN_101, I/O Standard: 2.5 V, Current Strength: 8mA - -input devpor; -input devclrn; -input devoe; - -wire gnd; -wire vcc; -wire unknown; - -assign gnd = 1'b0; -assign vcc = 1'b1; -assign unknown = 1'bx; - -wire \~ALTERA_ASDO_DATA1~~padout ; -wire \~ALTERA_FLASH_nCE_nCSO~~padout ; -wire \~ALTERA_DATA0~~padout ; -wire \~ALTERA_ASDO_DATA1~~ibuf_o ; -wire \~ALTERA_FLASH_nCE_nCSO~~ibuf_o ; -wire \~ALTERA_DATA0~~ibuf_o ; - - -endmodule diff --git a/1ano/isd/quartus-projects/Teste/simulation/modelsim/Teste1_modelsim.xrf b/1ano/isd/quartus-projects/Teste/simulation/modelsim/Teste1_modelsim.xrf deleted file mode 100644 index d274c04..0000000 --- a/1ano/isd/quartus-projects/Teste/simulation/modelsim/Teste1_modelsim.xrf +++ /dev/null @@ -1,16 +0,0 @@ -vendor_name = ModelSim -source_file = 1, /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Teste1.bdf -source_file = 1, /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Waveform.vwf -source_file = 1, /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Teste3.bdf -source_file = 1, /home/tiagorg/intelFPGA_lite/20.1/quartus/libraries/others/maxplus2/74153.bdf -design_name = Teste3 -instance = comp, \F~output , F~output, Teste3, 1 -instance = comp, \C~input , C~input, Teste3, 1 -instance = comp, \D~input , D~input, Teste3, 1 -instance = comp, \A~input , A~input, Teste3, 1 -instance = comp, \B~input , B~input, Teste3, 1 -instance = comp, \inst|inst3~0 , inst|inst3~0, Teste3, 1 -design_name = hard_block -instance = comp, \~ALTERA_ASDO_DATA1~~ibuf , ~ALTERA_ASDO_DATA1~~ibuf, hard_block, 1 -instance = comp, \~ALTERA_FLASH_nCE_nCSO~~ibuf , ~ALTERA_FLASH_nCE_nCSO~~ibuf, hard_block, 1 -instance = comp, \~ALTERA_DATA0~~ibuf , ~ALTERA_DATA0~~ibuf, hard_block, 1 diff --git a/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1.do b/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1.do deleted file mode 100644 index 1b43d4f..0000000 --- a/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1.do +++ /dev/null @@ -1,17 +0,0 @@ -onerror {exit -code 1} -vlib work -vcom -work work Teste1.vho -vcom -work work Waveform1.vwf.vht -vsim -c -t 1ps -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Teste3_vhd_vec_tst -vcd file -direction Teste1.msim.vcd -vcd add -internal Teste3_vhd_vec_tst/* -vcd add -internal Teste3_vhd_vec_tst/i1/* -proc simTimestamp {} { - echo "Simulation time: $::now ps" - if { [string equal running [runStatus]] } { - after 2500 simTimestamp - } -} -after 2500 simTimestamp -run -all -quit -f diff --git a/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1.msim.vcd b/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1.msim.vcd deleted file mode 100644 index 338830d..0000000 --- a/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1.msim.vcd +++ /dev/null @@ -1,247 +0,0 @@ -$comment - File created using the following command: - vcd file Teste1.msim.vcd -direction -$end -$date - Fri Dec 2 13:03:35 2022 -$end -$version - ModelSim Version 2020.1 -$end -$timescale - 1ps -$end - -$scope module teste3_vhd_vec_tst $end -$var wire 1 ! A $end -$var wire 1 " B $end -$var wire 1 # C $end -$var wire 1 $ D $end -$var wire 1 % F $end - -$scope module i1 $end -$var wire 1 & gnd $end -$var wire 1 ' vcc $end -$var wire 1 ( unknown $end -$var wire 1 ) devoe $end -$var wire 1 * devclrn $end -$var wire 1 + devpor $end -$var wire 1 , ww_devoe $end -$var wire 1 - ww_devclrn $end -$var wire 1 . ww_devpor $end -$var wire 1 / ww_F $end -$var wire 1 0 ww_D $end -$var wire 1 1 ww_A $end -$var wire 1 2 ww_B $end -$var wire 1 3 ww_C $end -$var wire 1 4 \F~output_o\ $end -$var wire 1 5 \C~input_o\ $end -$var wire 1 6 \D~input_o\ $end -$var wire 1 7 \A~input_o\ $end -$var wire 1 8 \B~input_o\ $end -$var wire 1 9 \inst|inst3~0_combout\ $end -$var wire 1 : \inst|ALT_INV_inst3~0_combout\ $end -$upscope $end -$upscope $end -$enddefinitions $end -#0 -$dumpvars -0! -0" -0# -0$ -1% -0& -1' -x( -1) -1* -1+ -1, -1- -1. -1/ -00 -01 -02 -03 -14 -05 -06 -07 -08 -09 -1: -$end -#50000 -1! -11 -17 -19 -0: -04 -0/ -0% -#100000 -0! -1" -01 -12 -18 -07 -09 -1: -14 -1/ -1% -#150000 -1! -11 -17 -#200000 -0! -0" -1# -01 -02 -13 -15 -08 -07 -#250000 -1! -11 -17 -19 -0: -04 -0/ -0% -#300000 -0! -1" -01 -12 -18 -07 -#350000 -1! -11 -17 -#400000 -0! -0" -0# -1$ -01 -02 -03 -10 -16 -05 -08 -07 -#450000 -1! -11 -17 -09 -1: -14 -1/ -1% -#500000 -0! -1" -01 -12 -18 -07 -#550000 -1! -11 -17 -#600000 -0! -0" -1# -01 -02 -13 -15 -08 -07 -19 -0: -04 -0/ -0% -#650000 -1! -11 -17 -09 -1: -14 -1/ -1% -#700000 -0! -1" -01 -12 -18 -07 -19 -0: -04 -0/ -0% -#750000 -1! -11 -17 -#800000 -0! -0" -0# -0$ -01 -02 -03 -00 -06 -05 -08 -07 -09 -1: -14 -1/ -1% -#850000 -1! -11 -17 -19 -0: -04 -0/ -0% -#900000 -0! -1" -01 -12 -18 -07 -09 -1: -14 -1/ -1% -#950000 -1! -11 -17 -#1000000 diff --git a/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1.sft b/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1.sft deleted file mode 100644 index 0c5034b..0000000 --- a/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1.sft +++ /dev/null @@ -1 +0,0 @@ -set tool_name "ModelSim-Altera (VHDL)" diff --git a/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1.vho b/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1.vho deleted file mode 100644 index f1ef2f7..0000000 --- a/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1.vho +++ /dev/null @@ -1,219 +0,0 @@ --- Copyright (C) 2020 Intel Corporation. All rights reserved. --- Your use of Intel Corporation's design tools, logic functions --- and other software and tools, and any partner logic --- functions, and any output files from any of the foregoing --- (including device programming or simulation files), and any --- associated documentation or information are expressly subject --- to the terms and conditions of the Intel Program License --- Subscription Agreement, the Intel Quartus Prime License Agreement, --- the Intel FPGA IP License Agreement, or other applicable license --- agreement, including, without limitation, that your use is for --- the sole purpose of programming logic devices manufactured by --- Intel and sold by Intel or its authorized distributors. Please --- refer to the applicable agreement for further details, at --- https://fpgasoftware.intel.com/eula. - --- VENDOR "Altera" --- PROGRAM "Quartus Prime" --- VERSION "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" - --- DATE "12/02/2022 13:03:34" - --- --- Device: Altera EP4CE6E22C6 Package TQFP144 --- - --- --- This VHDL file should be used for ModelSim-Altera (VHDL) only --- - -LIBRARY CYCLONEIVE; -LIBRARY IEEE; -USE CYCLONEIVE.CYCLONEIVE_COMPONENTS.ALL; -USE IEEE.STD_LOGIC_1164.ALL; - -ENTITY hard_block IS - PORT ( - devoe : IN std_logic; - devclrn : IN std_logic; - devpor : IN std_logic - ); -END hard_block; - --- Design Ports Information --- ~ALTERA_ASDO_DATA1~ => Location: PIN_6, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_FLASH_nCE_nCSO~ => Location: PIN_8, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_DCLK~ => Location: PIN_12, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_DATA0~ => Location: PIN_13, I/O Standard: 2.5 V, Current Strength: Default --- ~ALTERA_nCEO~ => Location: PIN_101, I/O Standard: 2.5 V, Current Strength: 8mA - - -ARCHITECTURE structure OF hard_block IS -SIGNAL gnd : std_logic := '0'; -SIGNAL vcc : std_logic := '1'; -SIGNAL unknown : std_logic := 'X'; -SIGNAL ww_devoe : std_logic; -SIGNAL ww_devclrn : std_logic; -SIGNAL ww_devpor : std_logic; -SIGNAL \~ALTERA_ASDO_DATA1~~padout\ : std_logic; -SIGNAL \~ALTERA_FLASH_nCE_nCSO~~padout\ : std_logic; -SIGNAL \~ALTERA_DATA0~~padout\ : std_logic; -SIGNAL \~ALTERA_ASDO_DATA1~~ibuf_o\ : std_logic; -SIGNAL \~ALTERA_FLASH_nCE_nCSO~~ibuf_o\ : std_logic; -SIGNAL \~ALTERA_DATA0~~ibuf_o\ : std_logic; - -BEGIN - -ww_devoe <= devoe; -ww_devclrn <= devclrn; -ww_devpor <= devpor; -END structure; - - -LIBRARY CYCLONEIVE; -LIBRARY IEEE; -USE CYCLONEIVE.CYCLONEIVE_COMPONENTS.ALL; -USE IEEE.STD_LOGIC_1164.ALL; - -ENTITY Teste3 IS - PORT ( - F : OUT std_logic; - D : IN std_logic; - A : IN std_logic; - B : IN std_logic; - C : IN std_logic - ); -END Teste3; - --- Design Ports Information --- F => Location: PIN_34, I/O Standard: 2.5 V, Current Strength: Default --- C => Location: PIN_32, I/O Standard: 2.5 V, Current Strength: Default --- B => Location: PIN_43, I/O Standard: 2.5 V, Current Strength: Default --- D => Location: PIN_33, I/O Standard: 2.5 V, Current Strength: Default --- A => Location: PIN_31, I/O Standard: 2.5 V, Current Strength: Default - - -ARCHITECTURE structure OF Teste3 IS -SIGNAL gnd : std_logic := '0'; -SIGNAL vcc : std_logic := '1'; -SIGNAL unknown : std_logic := 'X'; -SIGNAL devoe : std_logic := '1'; -SIGNAL devclrn : std_logic := '1'; -SIGNAL devpor : std_logic := '1'; -SIGNAL ww_devoe : std_logic; -SIGNAL ww_devclrn : std_logic; -SIGNAL ww_devpor : std_logic; -SIGNAL ww_F : std_logic; -SIGNAL ww_D : std_logic; -SIGNAL ww_A : std_logic; -SIGNAL ww_B : std_logic; -SIGNAL ww_C : std_logic; -SIGNAL \F~output_o\ : std_logic; -SIGNAL \C~input_o\ : std_logic; -SIGNAL \D~input_o\ : std_logic; -SIGNAL \A~input_o\ : std_logic; -SIGNAL \B~input_o\ : std_logic; -SIGNAL \inst|inst3~0_combout\ : std_logic; -SIGNAL \inst|ALT_INV_inst3~0_combout\ : std_logic; - -COMPONENT hard_block - PORT ( - devoe : IN std_logic; - devclrn : IN std_logic; - devpor : IN std_logic); -END COMPONENT; - -BEGIN - -F <= ww_F; -ww_D <= D; -ww_A <= A; -ww_B <= B; -ww_C <= C; -ww_devoe <= devoe; -ww_devclrn <= devclrn; -ww_devpor <= devpor; -\inst|ALT_INV_inst3~0_combout\ <= NOT \inst|inst3~0_combout\; -auto_generated_inst : hard_block -PORT MAP ( - devoe => ww_devoe, - devclrn => ww_devclrn, - devpor => ww_devpor); - --- Location: IOOBUF_X0_Y5_N16 -\F~output\ : cycloneive_io_obuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - open_drain_output => "false") --- pragma translate_on -PORT MAP ( - i => \inst|ALT_INV_inst3~0_combout\, - devoe => ww_devoe, - o => \F~output_o\); - --- Location: IOIBUF_X0_Y6_N15 -\C~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_C, - o => \C~input_o\); - --- Location: IOIBUF_X0_Y6_N22 -\D~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_D, - o => \D~input_o\); - --- Location: IOIBUF_X0_Y7_N1 -\A~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_A, - o => \A~input_o\); - --- Location: IOIBUF_X5_Y0_N22 -\B~input\ : cycloneive_io_ibuf --- pragma translate_off -GENERIC MAP ( - bus_hold => "false", - simulate_z_as => "z") --- pragma translate_on -PORT MAP ( - i => ww_B, - o => \B~input_o\); - --- Location: LCCOMB_X1_Y6_N0 -\inst|inst3~0\ : cycloneive_lcell_comb --- Equation(s): --- \inst|inst3~0_combout\ = (\B~input_o\ & (\C~input_o\)) # (!\B~input_o\ & ((\D~input_o\ $ (\A~input_o\)))) - --- pragma translate_off -GENERIC MAP ( - lut_mask => "1010101000111100", - sum_lutc_input => "datac") --- pragma translate_on -PORT MAP ( - dataa => \C~input_o\, - datab => \D~input_o\, - datac => \A~input_o\, - datad => \B~input_o\, - combout => \inst|inst3~0_combout\); - -ww_F <= \F~output_o\; -END structure; - - diff --git a/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1.vo b/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1.vo deleted file mode 100644 index 6369caf..0000000 --- a/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1.vo +++ /dev/null @@ -1,367 +0,0 @@ -// Copyright (C) 2020 Intel Corporation. All rights reserved. -// Your use of Intel Corporation's design tools, logic functions -// and other software and tools, and any partner logic -// functions, and any output files from any of the foregoing -// (including device programming or simulation files), and any -// associated documentation or information are expressly subject -// to the terms and conditions of the Intel Program License -// Subscription Agreement, the Intel Quartus Prime License Agreement, -// the Intel FPGA IP License Agreement, or other applicable license -// agreement, including, without limitation, that your use is for -// the sole purpose of programming logic devices manufactured by -// Intel and sold by Intel or its authorized distributors. Please -// refer to the applicable agreement for further details, at -// https://fpgasoftware.intel.com/eula. - -// VENDOR "Altera" -// PROGRAM "Quartus Prime" -// VERSION "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" - -// DATE "12/02/2022 12:28:32" - -// -// Device: Altera EP4CE6E22C6 Package TQFP144 -// - -// -// This Verilog file should be used for ModelSim-Altera (Verilog) only -// - -`timescale 1 ps/ 1 ps - -module Teste1 ( - Y, - X1, - S, - X0, - X4, - X6, - X2, - X3, - X5, - X7); -output Y; -input X1; -input [2:0] S; -input X0; -input X4; -input X6; -input X2; -input X3; -input X5; -input X7; - -// Design Ports Information -// Y => Location: PIN_11, I/O Standard: 2.5 V, Current Strength: Default -// X3 => Location: PIN_138, I/O Standard: 2.5 V, Current Strength: Default -// X2 => Location: PIN_137, I/O Standard: 2.5 V, Current Strength: Default -// S[0] => Location: PIN_141, I/O Standard: 2.5 V, Current Strength: Default -// S[2] => Location: PIN_28, I/O Standard: 2.5 V, Current Strength: Default -// X1 => Location: PIN_10, I/O Standard: 2.5 V, Current Strength: Default -// X0 => Location: PIN_136, I/O Standard: 2.5 V, Current Strength: Default -// S[1] => Location: PIN_142, I/O Standard: 2.5 V, Current Strength: Default -// X7 => Location: PIN_144, I/O Standard: 2.5 V, Current Strength: Default -// X6 => Location: PIN_2, I/O Standard: 2.5 V, Current Strength: Default -// X5 => Location: PIN_143, I/O Standard: 2.5 V, Current Strength: Default -// X4 => Location: PIN_135, I/O Standard: 2.5 V, Current Strength: Default - - -wire gnd; -wire vcc; -wire unknown; - -assign gnd = 1'b0; -assign vcc = 1'b1; -assign unknown = 1'bx; - -tri1 devclrn; -tri1 devpor; -tri1 devoe; -wire \Y~output_o ; -wire \X6~input_o ; -wire \S[2]~input_o ; -wire \X7~input_o ; -wire \S[0]~input_o ; -wire \inst3~3_combout ; -wire \X5~input_o ; -wire \X4~input_o ; -wire \inst3~4_combout ; -wire \S[1]~input_o ; -wire \X2~input_o ; -wire \X3~input_o ; -wire \inst3~0_combout ; -wire \X1~input_o ; -wire \X0~input_o ; -wire \inst3~1_combout ; -wire \inst3~2_combout ; -wire \inst3~5_combout ; - - -hard_block auto_generated_inst( - .devpor(devpor), - .devclrn(devclrn), - .devoe(devoe)); - -// Location: IOOBUF_X0_Y18_N23 -cycloneive_io_obuf \Y~output ( - .i(\inst3~5_combout ), - .oe(vcc), - .seriesterminationcontrol(16'b0000000000000000), - .devoe(devoe), - .o(\Y~output_o ), - .obar()); -// synopsys translate_off -defparam \Y~output .bus_hold = "false"; -defparam \Y~output .open_drain_output = "false"; -// synopsys translate_on - -// Location: IOIBUF_X0_Y23_N8 -cycloneive_io_ibuf \X6~input ( - .i(X6), - .ibar(gnd), - .o(\X6~input_o )); -// synopsys translate_off -defparam \X6~input .bus_hold = "false"; -defparam \X6~input .simulate_z_as = "z"; -// synopsys translate_on - -// Location: IOIBUF_X0_Y9_N8 -cycloneive_io_ibuf \S[2]~input ( - .i(S[2]), - .ibar(gnd), - .o(\S[2]~input_o )); -// synopsys translate_off -defparam \S[2]~input .bus_hold = "false"; -defparam \S[2]~input .simulate_z_as = "z"; -// synopsys translate_on - -// Location: IOIBUF_X1_Y24_N8 -cycloneive_io_ibuf \X7~input ( - .i(X7), - .ibar(gnd), - .o(\X7~input_o )); -// synopsys translate_off -defparam \X7~input .bus_hold = "false"; -defparam \X7~input .simulate_z_as = "z"; -// synopsys translate_on - -// Location: IOIBUF_X5_Y24_N8 -cycloneive_io_ibuf \S[0]~input ( - .i(S[0]), - .ibar(gnd), - .o(\S[0]~input_o )); -// synopsys translate_off -defparam \S[0]~input .bus_hold = "false"; -defparam \S[0]~input .simulate_z_as = "z"; -// synopsys translate_on - -// Location: LCCOMB_X5_Y20_N6 -cycloneive_lcell_comb \inst3~3 ( -// Equation(s): -// \inst3~3_combout = (\S[2]~input_o & ((\S[0]~input_o & ((\X7~input_o ))) # (!\S[0]~input_o & (\X6~input_o )))) - - .dataa(\X6~input_o ), - .datab(\S[2]~input_o ), - .datac(\X7~input_o ), - .datad(\S[0]~input_o ), - .cin(gnd), - .combout(\inst3~3_combout ), - .cout()); -// synopsys translate_off -defparam \inst3~3 .lut_mask = 16'hC088; -defparam \inst3~3 .sum_lutc_input = "datac"; -// synopsys translate_on - -// Location: IOIBUF_X1_Y24_N1 -cycloneive_io_ibuf \X5~input ( - .i(X5), - .ibar(gnd), - .o(\X5~input_o )); -// synopsys translate_off -defparam \X5~input .bus_hold = "false"; -defparam \X5~input .simulate_z_as = "z"; -// synopsys translate_on - -// Location: IOIBUF_X11_Y24_N15 -cycloneive_io_ibuf \X4~input ( - .i(X4), - .ibar(gnd), - .o(\X4~input_o )); -// synopsys translate_off -defparam \X4~input .bus_hold = "false"; -defparam \X4~input .simulate_z_as = "z"; -// synopsys translate_on - -// Location: LCCOMB_X5_Y20_N0 -cycloneive_lcell_comb \inst3~4 ( -// Equation(s): -// \inst3~4_combout = (\S[2]~input_o & ((\S[0]~input_o & (\X5~input_o )) # (!\S[0]~input_o & ((\X4~input_o ))))) - - .dataa(\X5~input_o ), - .datab(\X4~input_o ), - .datac(\S[2]~input_o ), - .datad(\S[0]~input_o ), - .cin(gnd), - .combout(\inst3~4_combout ), - .cout()); -// synopsys translate_off -defparam \inst3~4 .lut_mask = 16'hA0C0; -defparam \inst3~4 .sum_lutc_input = "datac"; -// synopsys translate_on - -// Location: IOIBUF_X3_Y24_N22 -cycloneive_io_ibuf \S[1]~input ( - .i(S[1]), - .ibar(gnd), - .o(\S[1]~input_o )); -// synopsys translate_off -defparam \S[1]~input .bus_hold = "false"; -defparam \S[1]~input .simulate_z_as = "z"; -// synopsys translate_on - -// Location: IOIBUF_X7_Y24_N1 -cycloneive_io_ibuf \X2~input ( - .i(X2), - .ibar(gnd), - .o(\X2~input_o )); -// synopsys translate_off -defparam \X2~input .bus_hold = "false"; -defparam \X2~input .simulate_z_as = "z"; -// synopsys translate_on - -// Location: IOIBUF_X7_Y24_N8 -cycloneive_io_ibuf \X3~input ( - .i(X3), - .ibar(gnd), - .o(\X3~input_o )); -// synopsys translate_off -defparam \X3~input .bus_hold = "false"; -defparam \X3~input .simulate_z_as = "z"; -// synopsys translate_on - -// Location: LCCOMB_X5_Y20_N24 -cycloneive_lcell_comb \inst3~0 ( -// Equation(s): -// \inst3~0_combout = (!\S[2]~input_o & ((\S[0]~input_o & ((\X3~input_o ))) # (!\S[0]~input_o & (\X2~input_o )))) - - .dataa(\S[0]~input_o ), - .datab(\X2~input_o ), - .datac(\S[2]~input_o ), - .datad(\X3~input_o ), - .cin(gnd), - .combout(\inst3~0_combout ), - .cout()); -// synopsys translate_off -defparam \inst3~0 .lut_mask = 16'h0E04; -defparam \inst3~0 .sum_lutc_input = "datac"; -// synopsys translate_on - -// Location: IOIBUF_X0_Y18_N15 -cycloneive_io_ibuf \X1~input ( - .i(X1), - .ibar(gnd), - .o(\X1~input_o )); -// synopsys translate_off -defparam \X1~input .bus_hold = "false"; -defparam \X1~input .simulate_z_as = "z"; -// synopsys translate_on - -// Location: IOIBUF_X9_Y24_N8 -cycloneive_io_ibuf \X0~input ( - .i(X0), - .ibar(gnd), - .o(\X0~input_o )); -// synopsys translate_off -defparam \X0~input .bus_hold = "false"; -defparam \X0~input .simulate_z_as = "z"; -// synopsys translate_on - -// Location: LCCOMB_X5_Y20_N10 -cycloneive_lcell_comb \inst3~1 ( -// Equation(s): -// \inst3~1_combout = (!\S[2]~input_o & ((\S[0]~input_o & (\X1~input_o )) # (!\S[0]~input_o & ((\X0~input_o ))))) - - .dataa(\S[0]~input_o ), - .datab(\X1~input_o ), - .datac(\S[2]~input_o ), - .datad(\X0~input_o ), - .cin(gnd), - .combout(\inst3~1_combout ), - .cout()); -// synopsys translate_off -defparam \inst3~1 .lut_mask = 16'h0D08; -defparam \inst3~1 .sum_lutc_input = "datac"; -// synopsys translate_on - -// Location: LCCOMB_X5_Y20_N28 -cycloneive_lcell_comb \inst3~2 ( -// Equation(s): -// \inst3~2_combout = (\S[1]~input_o & (\inst3~0_combout )) # (!\S[1]~input_o & ((\inst3~1_combout ))) - - .dataa(gnd), - .datab(\inst3~0_combout ), - .datac(\S[1]~input_o ), - .datad(\inst3~1_combout ), - .cin(gnd), - .combout(\inst3~2_combout ), - .cout()); -// synopsys translate_off -defparam \inst3~2 .lut_mask = 16'hCFC0; -defparam \inst3~2 .sum_lutc_input = "datac"; -// synopsys translate_on - -// Location: LCCOMB_X5_Y20_N26 -cycloneive_lcell_comb \inst3~5 ( -// Equation(s): -// \inst3~5_combout = (\inst3~2_combout ) # ((\S[1]~input_o & (\inst3~3_combout )) # (!\S[1]~input_o & ((\inst3~4_combout )))) - - .dataa(\inst3~3_combout ), - .datab(\inst3~4_combout ), - .datac(\S[1]~input_o ), - .datad(\inst3~2_combout ), - .cin(gnd), - .combout(\inst3~5_combout ), - .cout()); -// synopsys translate_off -defparam \inst3~5 .lut_mask = 16'hFFAC; -defparam \inst3~5 .sum_lutc_input = "datac"; -// synopsys translate_on - -assign Y = \Y~output_o ; - -endmodule - -module hard_block ( - - devpor, - devclrn, - devoe); - -// Design Ports Information -// ~ALTERA_ASDO_DATA1~ => Location: PIN_6, I/O Standard: 2.5 V, Current Strength: Default -// ~ALTERA_FLASH_nCE_nCSO~ => Location: PIN_8, I/O Standard: 2.5 V, Current Strength: Default -// ~ALTERA_DCLK~ => Location: PIN_12, I/O Standard: 2.5 V, Current Strength: Default -// ~ALTERA_DATA0~ => Location: PIN_13, I/O Standard: 2.5 V, Current Strength: Default -// ~ALTERA_nCEO~ => Location: PIN_101, I/O Standard: 2.5 V, Current Strength: 8mA - -input devpor; -input devclrn; -input devoe; - -wire gnd; -wire vcc; -wire unknown; - -assign gnd = 1'b0; -assign vcc = 1'b1; -assign unknown = 1'bx; - -wire \~ALTERA_ASDO_DATA1~~padout ; -wire \~ALTERA_FLASH_nCE_nCSO~~padout ; -wire \~ALTERA_DATA0~~padout ; -wire \~ALTERA_ASDO_DATA1~~ibuf_o ; -wire \~ALTERA_FLASH_nCE_nCSO~~ibuf_o ; -wire \~ALTERA_DATA0~~ibuf_o ; - - -endmodule diff --git a/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1_20221202122854.sim.vwf b/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1_20221202122854.sim.vwf deleted file mode 100644 index 8b83e0e..0000000 --- a/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1_20221202122854.sim.vwf +++ /dev/null @@ -1,1202 +0,0 @@ -/* -WARNING: Do NOT edit the input and output ports in this file in a text -editor if you plan to continue editing the block that represents it in -the Block Editor! File corruption is VERY likely to occur. -*/ - -/* -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. -*/ - -HEADER -{ - VERSION = 1; - TIME_UNIT = ns; - DATA_OFFSET = 0.0; - DATA_DURATION = 1000.0; - SIMULATION_TIME = 0.0; - GRID_PHASE = 0.0; - GRID_PERIOD = 10.0; - GRID_DUTY_CYCLE = 50; -} - -SIGNAL("S") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = BUS; - WIDTH = 3; - LSB_INDEX = 0; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("S[2]") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = "S"; -} - -SIGNAL("S[1]") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = "S"; -} - -SIGNAL("S[0]") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = "S"; -} - -SIGNAL("X0") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X1") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X2") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X3") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X4") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X5") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X6") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("X7") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("Y") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -TRANSITION_LIST("S[2]") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 400.0; - LEVEL 1 FOR 400.0; - LEVEL 0 FOR 200.0; - } - } -} - -TRANSITION_LIST("S[1]") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 200.0; - LEVEL 1 FOR 200.0; - LEVEL 0 FOR 200.0; - LEVEL 1 FOR 200.0; - LEVEL 0 FOR 200.0; - } - } -} - -TRANSITION_LIST("S[0]") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - } - } -} - -TRANSITION_LIST("X0") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - } - } -} - -TRANSITION_LIST("X1") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - } - } -} - -TRANSITION_LIST("X2") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - } - } -} - -TRANSITION_LIST("X3") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - } - } -} - -TRANSITION_LIST("X4") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - } - } -} - -TRANSITION_LIST("X5") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - } - } -} - -TRANSITION_LIST("X6") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 200.0; - LEVEL 1 FOR 200.0; - LEVEL 0 FOR 200.0; - LEVEL 1 FOR 200.0; - LEVEL 0 FOR 200.0; - } - } -} - -TRANSITION_LIST("X7") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 400.0; - LEVEL 1 FOR 400.0; - LEVEL 0 FOR 200.0; - } - } -} - -TRANSITION_LIST("Y") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 12.5; - LEVEL 1 FOR 12.5; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 25.0; - LEVEL 1 FOR 25.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 350.0; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 3.125; - LEVEL 1 FOR 3.125; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - LEVEL 0 FOR 6.25; - LEVEL 1 FOR 6.25; - } - } -} - -DISPLAY_LINE -{ - CHANNEL = "S"; - EXPAND_STATUS = EXPANDED; - RADIX = Binary; - TREE_INDEX = 0; - TREE_LEVEL = 0; - CHILDREN = 1, 2, 3; -} - -DISPLAY_LINE -{ - CHANNEL = "S[2]"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 1; - TREE_LEVEL = 1; - PARENT = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "S[1]"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 2; - TREE_LEVEL = 1; - PARENT = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "S[0]"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 3; - TREE_LEVEL = 1; - PARENT = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X0"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 4; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X1"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 5; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X2"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 6; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X3"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 7; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X4"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 8; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X5"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 9; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X6"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 10; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "X7"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 11; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "Y"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 12; - TREE_LEVEL = 0; -} - -TIME_BAR -{ - TIME = 0; - MASTER = TRUE; -} -; diff --git a/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1_20221202130335.sim.vwf b/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1_20221202130335.sim.vwf deleted file mode 100644 index 71038d5..0000000 --- a/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1_20221202130335.sim.vwf +++ /dev/null @@ -1,245 +0,0 @@ -/* -WARNING: Do NOT edit the input and output ports in this file in a text -editor if you plan to continue editing the block that represents it in -the Block Editor! File corruption is VERY likely to occur. -*/ - -/* -Copyright (C) 2020 Intel Corporation. All rights reserved. -Your use of Intel Corporation's design tools, logic functions -and other software and tools, and any partner logic -functions, and any output files from any of the foregoing -(including device programming or simulation files), and any -associated documentation or information are expressly subject -to the terms and conditions of the Intel Program License -Subscription Agreement, the Intel Quartus Prime License Agreement, -the Intel FPGA IP License Agreement, or other applicable license -agreement, including, without limitation, that your use is for -the sole purpose of programming logic devices manufactured by -Intel and sold by Intel or its authorized distributors. Please -refer to the applicable agreement for further details, at -https://fpgasoftware.intel.com/eula. -*/ - -HEADER -{ - VERSION = 1; - TIME_UNIT = ns; - DATA_OFFSET = 0.0; - DATA_DURATION = 1000.0; - SIMULATION_TIME = 0.0; - GRID_PHASE = 0.0; - GRID_PERIOD = 10.0; - GRID_DUTY_CYCLE = 50; -} - -SIGNAL("A") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("B") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("C") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("D") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = INPUT; - PARENT = ""; -} - -SIGNAL("F") -{ - VALUE_TYPE = NINE_LEVEL_BIT; - SIGNAL_TYPE = SINGLE_BIT; - WIDTH = 1; - LSB_INDEX = -1; - DIRECTION = OUTPUT; - PARENT = ""; -} - -TRANSITION_LIST("A") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - } - } -} - -TRANSITION_LIST("B") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 100.0; - } - } -} - -TRANSITION_LIST("C") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 200.0; - LEVEL 1 FOR 200.0; - LEVEL 0 FOR 200.0; - LEVEL 1 FOR 200.0; - LEVEL 0 FOR 200.0; - } - } -} - -TRANSITION_LIST("D") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 0 FOR 400.0; - LEVEL 1 FOR 400.0; - LEVEL 0 FOR 200.0; - } - } -} - -TRANSITION_LIST("F") -{ - NODE - { - REPEAT = 1; - NODE - { - REPEAT = 1; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 150.0; - LEVEL 0 FOR 200.0; - LEVEL 1 FOR 150.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 100.0; - LEVEL 1 FOR 50.0; - LEVEL 0 FOR 50.0; - LEVEL 1 FOR 100.0; - } - } -} - -DISPLAY_LINE -{ - CHANNEL = "A"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 0; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "B"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 1; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "C"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 2; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "D"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 3; - TREE_LEVEL = 0; -} - -DISPLAY_LINE -{ - CHANNEL = "F"; - EXPAND_STATUS = COLLAPSED; - RADIX = Binary; - TREE_INDEX = 4; - TREE_LEVEL = 0; -} - -TIME_BAR -{ - TIME = 0; - MASTER = TRUE; -} -; diff --git a/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1_modelsim.xrf b/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1_modelsim.xrf deleted file mode 100644 index 39c59ab..0000000 --- a/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1_modelsim.xrf +++ /dev/null @@ -1,13 +0,0 @@ -vendor_name = ModelSim -source_file = 1, /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Teste1.bdf -source_file = 1, /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Waveform.vwf -source_file = 1, /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Teste3.bdf -source_file = 1, /home/tiagorg/intelFPGA_lite/20.1/quartus/libraries/others/maxplus2/74153.bdf -design_name = hard_block -design_name = Teste3 -instance = comp, \F~output\, F~output, Teste3, 1 -instance = comp, \C~input\, C~input, Teste3, 1 -instance = comp, \D~input\, D~input, Teste3, 1 -instance = comp, \A~input\, A~input, Teste3, 1 -instance = comp, \B~input\, B~input, Teste3, 1 -instance = comp, \inst|inst3~0\, inst|inst3~0, Teste3, 1 diff --git a/1ano/isd/quartus-projects/Teste/simulation/qsim/Waveform.vwf.vht b/1ano/isd/quartus-projects/Teste/simulation/qsim/Waveform.vwf.vht deleted file mode 100644 index b6c3794..0000000 --- a/1ano/isd/quartus-projects/Teste/simulation/qsim/Waveform.vwf.vht +++ /dev/null @@ -1,207 +0,0 @@ --- Copyright (C) 2020 Intel Corporation. All rights reserved. --- Your use of Intel Corporation's design tools, logic functions --- and other software and tools, and any partner logic --- functions, and any output files from any of the foregoing --- (including device programming or simulation files), and any --- associated documentation or information are expressly subject --- to the terms and conditions of the Intel Program License --- Subscription Agreement, the Intel Quartus Prime License Agreement, --- the Intel FPGA IP License Agreement, or other applicable license --- agreement, including, without limitation, that your use is for --- the sole purpose of programming logic devices manufactured by --- Intel and sold by Intel or its authorized distributors. Please --- refer to the applicable agreement for further details, at --- https://fpgasoftware.intel.com/eula. - --- ***************************************************************************** --- This file contains a Vhdl test bench with test vectors .The test vectors --- are exported from a vector file in the Quartus Waveform Editor and apply to --- the top level entity of the current Quartus project .The user can use this --- testbench to simulate his design using a third-party simulation tool . --- ***************************************************************************** --- Generated on "12/02/2022 12:28:52" - --- Vhdl Test Bench(with test vectors) for design : Teste1 --- --- Simulation tool : 3rd Party --- - -LIBRARY ieee; -USE ieee.std_logic_1164.all; - -ENTITY Teste1_vhd_vec_tst IS -END Teste1_vhd_vec_tst; -ARCHITECTURE Teste1_arch OF Teste1_vhd_vec_tst IS --- constants --- signals -SIGNAL S : STD_LOGIC_VECTOR(2 DOWNTO 0); -SIGNAL X0 : STD_LOGIC; -SIGNAL X1 : STD_LOGIC; -SIGNAL X2 : STD_LOGIC; -SIGNAL X3 : STD_LOGIC; -SIGNAL X4 : STD_LOGIC; -SIGNAL X5 : STD_LOGIC; -SIGNAL X6 : STD_LOGIC; -SIGNAL X7 : STD_LOGIC; -SIGNAL Y : STD_LOGIC; -COMPONENT Teste1 - PORT ( - S : IN STD_LOGIC_VECTOR(2 DOWNTO 0); - X0 : IN STD_LOGIC; - X1 : IN STD_LOGIC; - X2 : IN STD_LOGIC; - X3 : IN STD_LOGIC; - X4 : IN STD_LOGIC; - X5 : IN STD_LOGIC; - X6 : IN STD_LOGIC; - X7 : IN STD_LOGIC; - Y : OUT STD_LOGIC - ); -END COMPONENT; -BEGIN - i1 : Teste1 - PORT MAP ( --- list connections between master ports and signals - S => S, - X0 => X0, - X1 => X1, - X2 => X2, - X3 => X3, - X4 => X4, - X5 => X5, - X6 => X6, - X7 => X7, - Y => Y - ); --- S[2] -t_prcs_S_2: PROCESS -BEGIN - S(2) <= '0'; - WAIT FOR 400000 ps; - S(2) <= '1'; - WAIT FOR 400000 ps; - S(2) <= '0'; -WAIT; -END PROCESS t_prcs_S_2; --- S[1] -t_prcs_S_1: PROCESS -BEGIN - FOR i IN 1 TO 2 - LOOP - S(1) <= '0'; - WAIT FOR 200000 ps; - S(1) <= '1'; - WAIT FOR 200000 ps; - END LOOP; - S(1) <= '0'; -WAIT; -END PROCESS t_prcs_S_1; --- S[0] -t_prcs_S_0: PROCESS -BEGIN -LOOP - S(0) <= '0'; - WAIT FOR 100000 ps; - S(0) <= '1'; - WAIT FOR 100000 ps; - IF (NOW >= 1000000 ps) THEN WAIT; END IF; -END LOOP; -END PROCESS t_prcs_S_0; - --- X0 -t_prcs_X0: PROCESS -BEGIN -LOOP - X0 <= '0'; - WAIT FOR 3125 ps; - X0 <= '1'; - WAIT FOR 3125 ps; - IF (NOW >= 1000000 ps) THEN WAIT; END IF; -END LOOP; -END PROCESS t_prcs_X0; - --- X1 -t_prcs_X1: PROCESS -BEGIN -LOOP - X1 <= '0'; - WAIT FOR 6250 ps; - X1 <= '1'; - WAIT FOR 6250 ps; - IF (NOW >= 1000000 ps) THEN WAIT; END IF; -END LOOP; -END PROCESS t_prcs_X1; - --- X2 -t_prcs_X2: PROCESS -BEGIN -LOOP - X2 <= '0'; - WAIT FOR 12500 ps; - X2 <= '1'; - WAIT FOR 12500 ps; - IF (NOW >= 1000000 ps) THEN WAIT; END IF; -END LOOP; -END PROCESS t_prcs_X2; - --- X3 -t_prcs_X3: PROCESS -BEGIN -LOOP - X3 <= '0'; - WAIT FOR 25000 ps; - X3 <= '1'; - WAIT FOR 25000 ps; - IF (NOW >= 1000000 ps) THEN WAIT; END IF; -END LOOP; -END PROCESS t_prcs_X3; - --- X4 -t_prcs_X4: PROCESS -BEGIN -LOOP - X4 <= '0'; - WAIT FOR 50000 ps; - X4 <= '1'; - WAIT FOR 50000 ps; - IF (NOW >= 1000000 ps) THEN WAIT; END IF; -END LOOP; -END PROCESS t_prcs_X4; - --- X5 -t_prcs_X5: PROCESS -BEGIN -LOOP - X5 <= '0'; - WAIT FOR 100000 ps; - X5 <= '1'; - WAIT FOR 100000 ps; - IF (NOW >= 1000000 ps) THEN WAIT; END IF; -END LOOP; -END PROCESS t_prcs_X5; - --- X6 -t_prcs_X6: PROCESS -BEGIN - FOR i IN 1 TO 2 - LOOP - X6 <= '0'; - WAIT FOR 200000 ps; - X6 <= '1'; - WAIT FOR 200000 ps; - END LOOP; - X6 <= '0'; -WAIT; -END PROCESS t_prcs_X6; - --- X7 -t_prcs_X7: PROCESS -BEGIN - X7 <= '0'; - WAIT FOR 400000 ps; - X7 <= '1'; - WAIT FOR 400000 ps; - X7 <= '0'; -WAIT; -END PROCESS t_prcs_X7; -END Teste1_arch; diff --git a/1ano/isd/quartus-projects/Teste/simulation/qsim/Waveform.vwf.vt b/1ano/isd/quartus-projects/Teste/simulation/qsim/Waveform.vwf.vt deleted file mode 100644 index 3f42c05..0000000 --- a/1ano/isd/quartus-projects/Teste/simulation/qsim/Waveform.vwf.vt +++ /dev/null @@ -1,157 +0,0 @@ -// Copyright (C) 2020 Intel Corporation. All rights reserved. -// Your use of Intel Corporation's design tools, logic functions -// and other software and tools, and any partner logic -// functions, and any output files from any of the foregoing -// (including device programming or simulation files), and any -// associated documentation or information are expressly subject -// to the terms and conditions of the Intel Program License -// Subscription Agreement, the Intel Quartus Prime License Agreement, -// the Intel FPGA IP License Agreement, or other applicable license -// agreement, including, without limitation, that your use is for -// the sole purpose of programming logic devices manufactured by -// Intel and sold by Intel or its authorized distributors. Please -// refer to the applicable agreement for further details, at -// https://fpgasoftware.intel.com/eula. - -// ***************************************************************************** -// This file contains a Verilog test bench with test vectors .The test vectors -// are exported from a vector file in the Quartus Waveform Editor and apply to -// the top level entity of the current Quartus project .The user can use this -// testbench to simulate his design using a third-party simulation tool . -// ***************************************************************************** -// Generated on "12/02/2022 12:28:31" - -// Verilog Test Bench (with test vectors) for design : Teste1 -// -// Simulation tool : 3rd Party -// - -`timescale 1 ps/ 1 ps -module Teste1_vlg_vec_tst(); -// constants -// general purpose registers -reg [2:0] S; -reg X0; -reg X1; -reg X2; -reg X3; -reg X4; -reg X5; -reg X6; -reg X7; -// wires -wire Y; - -// assign statements (if any) -Teste1 i1 ( -// port map - connection between master ports and signals/registers - .S(S), - .X0(X0), - .X1(X1), - .X2(X2), - .X3(X3), - .X4(X4), - .X5(X5), - .X6(X6), - .X7(X7), - .Y(Y) -); -initial -begin -#1000000 $finish; -end -// S[ 2 ] -initial -begin - S[2] = 1'b0; - S[2] = #400000 1'b1; - S[2] = #400000 1'b0; -end -// S[ 1 ] -initial -begin - repeat(2) - begin - S[1] = 1'b0; - S[1] = #200000 1'b1; - # 200000; - end - S[1] = 1'b0; -end -// S[ 0 ] -always -begin - S[0] = 1'b0; - S[0] = #100000 1'b1; - #100000; -end - -// X0 -always -begin - X0 = 1'b0; - X0 = #3125 1'b1; - #3125; -end - -// X1 -always -begin - X1 = 1'b0; - X1 = #6250 1'b1; - #6250; -end - -// X2 -always -begin - X2 = 1'b0; - X2 = #12500 1'b1; - #12500; -end - -// X3 -always -begin - X3 = 1'b0; - X3 = #25000 1'b1; - #25000; -end - -// X4 -always -begin - X4 = 1'b0; - X4 = #50000 1'b1; - #50000; -end - -// X5 -always -begin - X5 = 1'b0; - X5 = #100000 1'b1; - #100000; -end - -// X6 -initial -begin - repeat(2) - begin - X6 = 1'b0; - X6 = #200000 1'b1; - # 200000; - end - X6 = 1'b0; -end - -// X7 -initial -begin - X7 = 1'b0; - X7 = #400000 1'b1; - X7 = #400000 1'b0; -end -endmodule - diff --git a/1ano/isd/quartus-projects/Teste/simulation/qsim/Waveform1.vwf.vht b/1ano/isd/quartus-projects/Teste/simulation/qsim/Waveform1.vwf.vht deleted file mode 100644 index 52a0169..0000000 --- a/1ano/isd/quartus-projects/Teste/simulation/qsim/Waveform1.vwf.vht +++ /dev/null @@ -1,110 +0,0 @@ --- Copyright (C) 2020 Intel Corporation. All rights reserved. --- Your use of Intel Corporation's design tools, logic functions --- and other software and tools, and any partner logic --- functions, and any output files from any of the foregoing --- (including device programming or simulation files), and any --- associated documentation or information are expressly subject --- to the terms and conditions of the Intel Program License --- Subscription Agreement, the Intel Quartus Prime License Agreement, --- the Intel FPGA IP License Agreement, or other applicable license --- agreement, including, without limitation, that your use is for --- the sole purpose of programming logic devices manufactured by --- Intel and sold by Intel or its authorized distributors. Please --- refer to the applicable agreement for further details, at --- https://fpgasoftware.intel.com/eula. - --- ***************************************************************************** --- This file contains a Vhdl test bench with test vectors .The test vectors --- are exported from a vector file in the Quartus Waveform Editor and apply to --- the top level entity of the current Quartus project .The user can use this --- testbench to simulate his design using a third-party simulation tool . --- ***************************************************************************** --- Generated on "12/02/2022 13:03:34" - --- Vhdl Test Bench(with test vectors) for design : Teste3 --- --- Simulation tool : 3rd Party --- - -LIBRARY ieee; -USE ieee.std_logic_1164.all; - -ENTITY Teste3_vhd_vec_tst IS -END Teste3_vhd_vec_tst; -ARCHITECTURE Teste3_arch OF Teste3_vhd_vec_tst IS --- constants --- signals -SIGNAL A : STD_LOGIC; -SIGNAL B : STD_LOGIC; -SIGNAL C : STD_LOGIC; -SIGNAL D : STD_LOGIC; -SIGNAL F : STD_LOGIC; -COMPONENT Teste3 - PORT ( - A : IN STD_LOGIC; - B : IN STD_LOGIC; - C : IN STD_LOGIC; - D : IN STD_LOGIC; - F : OUT STD_LOGIC - ); -END COMPONENT; -BEGIN - i1 : Teste3 - PORT MAP ( --- list connections between master ports and signals - A => A, - B => B, - C => C, - D => D, - F => F - ); - --- A -t_prcs_A: PROCESS -BEGIN -LOOP - A <= '0'; - WAIT FOR 50000 ps; - A <= '1'; - WAIT FOR 50000 ps; - IF (NOW >= 1000000 ps) THEN WAIT; END IF; -END LOOP; -END PROCESS t_prcs_A; - --- B -t_prcs_B: PROCESS -BEGIN -LOOP - B <= '0'; - WAIT FOR 100000 ps; - B <= '1'; - WAIT FOR 100000 ps; - IF (NOW >= 1000000 ps) THEN WAIT; END IF; -END LOOP; -END PROCESS t_prcs_B; - --- C -t_prcs_C: PROCESS -BEGIN - FOR i IN 1 TO 2 - LOOP - C <= '0'; - WAIT FOR 200000 ps; - C <= '1'; - WAIT FOR 200000 ps; - END LOOP; - C <= '0'; -WAIT; -END PROCESS t_prcs_C; - --- D -t_prcs_D: PROCESS -BEGIN - D <= '0'; - WAIT FOR 400000 ps; - D <= '1'; - WAIT FOR 400000 ps; - D <= '0'; -WAIT; -END PROCESS t_prcs_D; -END Teste3_arch; diff --git a/1ano/isd/quartus-projects/Teste/simulation/qsim/transcript b/1ano/isd/quartus-projects/Teste/simulation/qsim/transcript deleted file mode 100644 index a5afa8a..0000000 --- a/1ano/isd/quartus-projects/Teste/simulation/qsim/transcript +++ /dev/null @@ -1,47 +0,0 @@ -# do Teste1.do -# ** Warning: (vlib-34) Library already exists at "work". -# Model Technology ModelSim - Intel FPGA Edition vcom 2020.1 Compiler 2020.02 Feb 28 2020 -# Start time: 13:03:35 on Dec 02,2022 -# vcom -work work Teste1.vho -# -- Loading package STANDARD -# -- Loading package TEXTIO -# -- Loading package std_logic_1164 -# -- Loading package VITAL_Timing -# -- Loading package VITAL_Primitives -# -- Loading package cycloneive_atom_pack -# -- Loading package cycloneive_components -# -- Compiling entity hard_block -# -- Compiling architecture structure of hard_block -# -- Compiling entity Teste3 -# -- Compiling architecture structure of Teste3 -# End time: 13:03:35 on Dec 02,2022, Elapsed time: 0:00:00 -# Errors: 0, Warnings: 0 -# Model Technology ModelSim - Intel FPGA Edition vcom 2020.1 Compiler 2020.02 Feb 28 2020 -# Start time: 13:03:35 on Dec 02,2022 -# vcom -work work Waveform1.vwf.vht -# -- Loading package STANDARD -# -- Loading package TEXTIO -# -- Loading package std_logic_1164 -# -- Compiling entity Teste3_vhd_vec_tst -# -- Compiling architecture Teste3_arch of Teste3_vhd_vec_tst -# End time: 13:03:35 on Dec 02,2022, Elapsed time: 0:00:00 -# Errors: 0, Warnings: 0 -# vsim -c -t 1ps -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Teste3_vhd_vec_tst -# Start time: 13:03:35 on Dec 02,2022 -# Loading std.standard -# Loading std.textio(body) -# Loading ieee.std_logic_1164(body) -# Loading work.teste3_vhd_vec_tst(teste3_arch) -# Loading ieee.vital_timing(body) -# Loading ieee.vital_primitives(body) -# Loading cycloneive.cycloneive_atom_pack(body) -# Loading cycloneive.cycloneive_components -# Loading work.teste3(structure) -# Loading work.hard_block(structure) -# Loading ieee.std_logic_arith(body) -# Loading cycloneive.cycloneive_io_obuf(arch) -# Loading cycloneive.cycloneive_io_ibuf(arch) -# Loading cycloneive.cycloneive_lcell_comb(vital_lcell_comb) -# after#33 -# End time: 13:03:35 on Dec 02,2022, Elapsed time: 0:00:00 -# Errors: 0, Warnings: 0 diff --git a/1ano/isd/quartus-projects/Teste/simulation/qsim/vwf_sim_transcript b/1ano/isd/quartus-projects/Teste/simulation/qsim/vwf_sim_transcript deleted file mode 100644 index 7bf4951..0000000 --- a/1ano/isd/quartus-projects/Teste/simulation/qsim/vwf_sim_transcript +++ /dev/null @@ -1,69 +0,0 @@ -Determining the location of the ModelSim executable... - -Using: /home/tiagorg/intelFPGA_lite/20.1/modelsim_ase/linuxaloem/ - -To specify a ModelSim executable directory, select: Tools -> Options -> EDA Tool Options -Note: if both ModelSim-Altera and ModelSim executables are available, ModelSim-Altera will be used. - -**** Generating the ModelSim Testbench **** - -quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off Teste1 -c Teste1 --vector_source="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Waveform1.vwf" --testbench_file="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim/Waveform1.vwf.vht" - -Info: *******************************************************************Info: Running Quartus Prime EDA Netlist Writer Info: Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition Info: Copyright (C) 2020 Intel Corporation. All rights reserved. Info: Your use of Intel Corporation's design tools, logic functions Info: and other software and tools, and any partner logic Info: functions, and any output files from any of the foregoing Info: (including device programming or simulation files), and any Info: associated documentation or information are expressly subject Info: to the terms and conditions of the Intel Program License Info: Subscription Agreement, the Intel Quartus Prime License Agreement, Info: the Intel FPGA IP License Agreement, or other applicable license Info: agreement, including, without limitation, that your use is for Info: the sole purpose of programming logic devices manufactured by Info: Intel and sold by Intel or its authorized distributors. Please Info: refer to the applicable agreement for further details, at Info: https://fpgasoftware.intel.com/eula. Info: Processing started: Fri Dec 2 13:03:33 2022Info: Command: quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off Teste1 -c Teste1 --vector_source=/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Waveform1.vwf --testbench_file=/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim/Waveform1.vwf.vhtWarning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance. -Completed successfully. - -**** Generating the functional simulation netlist **** - -quartus_eda --write_settings_files=off --simulation --functional=on --flatten_buses=off --tool=modelsim_oem --format=vhdl --output_directory="/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim/" Teste1 -c Teste1 - -Info: *******************************************************************Info: Running Quartus Prime EDA Netlist Writer Info: Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition Info: Copyright (C) 2020 Intel Corporation. All rights reserved. Info: Your use of Intel Corporation's design tools, logic functions Info: and other software and tools, and any partner logic Info: functions, and any output files from any of the foregoing Info: (including device programming or simulation files), and any Info: associated documentation or information are expressly subject Info: to the terms and conditions of the Intel Program License Info: Subscription Agreement, the Intel Quartus Prime License Agreement, Info: the Intel FPGA IP License Agreement, or other applicable license Info: agreement, including, without limitation, that your use is for Info: the sole purpose of programming logic devices manufactured by Info: Intel and sold by Intel or its authorized distributors. Please Info: refer to the applicable agreement for further details, at Info: https://fpgasoftware.intel.com/eula. Info: Processing started: Fri Dec 2 13:03:34 2022Info: Command: quartus_eda --write_settings_files=off --simulation=on --functional=on --flatten_buses=off --tool=modelsim_oem --format=vhdl --output_directory=/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim/ Teste1 -c Teste1Warning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance.Info (204019): Generated file Teste1.vho in folder "/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim//" for EDA simulation toolInfo: Quartus Prime EDA Netlist Writer was successful. 0 errors, 1 warning Info: Peak virtual memory: 603 megabytes Info: Processing ended: Fri Dec 2 13:03:34 2022 Info: Elapsed time: 00:00:00 Info: Total CPU time (on all processors): 00:00:00 -Completed successfully. - -**** Generating the ModelSim .do script **** - -/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1.do generated. - -Completed successfully. - -**** Running the ModelSim simulation **** - -/home/tiagorg/intelFPGA_lite/20.1/modelsim_ase/linuxaloem//vsim -c -do Teste1.do - -Reading pref.tcl -# 2020.1 -# do Teste1.do -# ** Warning: (vlib-34) Library already exists at "work". -# Model Technology ModelSim - Intel FPGA Edition vcom 2020.1 Compiler 2020.02 Feb 28 2020 -# Start time: 13:03:35 on Dec 02,2022# vcom -work work Teste1.vho -# -- Loading package STANDARD -# -- Loading package TEXTIO -# -- Loading package std_logic_1164# -- Loading package VITAL_Timing# -- Loading package VITAL_Primitives -# -- Loading package cycloneive_atom_pack# -- Loading package cycloneive_components -# -- Compiling entity hard_block# -- Compiling architecture structure of hard_block# -- Compiling entity Teste3# -- Compiling architecture structure of Teste3 -# End time: 13:03:35 on Dec 02,2022, Elapsed time: 0:00:00# Errors: 0, Warnings: 0 -# Model Technology ModelSim - Intel FPGA Edition vcom 2020.1 Compiler 2020.02 Feb 28 2020 -# Start time: 13:03:35 on Dec 02,2022# vcom -work work Waveform1.vwf.vht -# -- Loading package STANDARD -# -- Loading package TEXTIO -# -- Loading package std_logic_1164# -- Compiling entity Teste3_vhd_vec_tst# -- Compiling architecture Teste3_arch of Teste3_vhd_vec_tst -# End time: 13:03:35 on Dec 02,2022, Elapsed time: 0:00:00# Errors: 0, Warnings: 0 -# vsim -c -t 1ps -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Teste3_vhd_vec_tst # Start time: 13:03:35 on Dec 02,2022# Loading std.standard# Loading std.textio(body)# Loading ieee.std_logic_1164(body)# Loading work.teste3_vhd_vec_tst(teste3_arch)# Loading ieee.vital_timing(body)# Loading ieee.vital_primitives(body)# Loading cycloneive.cycloneive_atom_pack(body)# Loading cycloneive.cycloneive_components# Loading work.teste3(structure)# Loading work.hard_block(structure)# Loading ieee.std_logic_arith(body)# Loading cycloneive.cycloneive_io_obuf(arch)# Loading cycloneive.cycloneive_io_ibuf(arch)# Loading cycloneive.cycloneive_lcell_comb(vital_lcell_comb) -# after#33 -# End time: 13:03:35 on Dec 02,2022, Elapsed time: 0:00:00# Errors: 0, Warnings: 0 -Completed successfully. - -**** Converting ModelSim VCD to vector waveform **** - -Reading /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/Waveform1.vwf... - -Reading /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1.msim.vcd... - -Processing channel transitions... - -Writing the resulting VWF to /home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim/Teste1_20221202130335.sim.vwf - -Finished VCD to VWF conversion. - -Completed successfully. - -All completed. \ No newline at end of file diff --git a/1ano/isd/quartus-projects/Teste/simulation/qsim/work/_info b/1ano/isd/quartus-projects/Teste/simulation/qsim/work/_info deleted file mode 100644 index ed41bd2..0000000 --- a/1ano/isd/quartus-projects/Teste/simulation/qsim/work/_info +++ /dev/null @@ -1,289 +0,0 @@ -m255 -K4 -z2 -!s11e MIXED_VERSIONS -!s11f vlog 2020.1 2020.02, Feb 28 2020 -13 -!s112 1.1 -!i10d 8192 -!i10e 25 -!i10f 100 -cModel Technology -Z0 d/home/tiagorg/repos/uaveiro-leci/1ano/isd/quartus-projects/Teste/simulation/qsim -Ehard_block -Z1 w1669986214 -Z2 DPx4 ieee 16 vital_primitives 0 22 G>kiXP8Q9dRClKfK1Zn7j1 -Z3 DPx10 cycloneive 20 cycloneive_atom_pack 0 22 WOh:M[al;oVzG5c`D0 -Z4 DPx4 ieee 12 vital_timing 0 22 J>EBealN09f8GzldA[z2>3 -Z5 DPx3 std 6 textio 0 22 zE1`LPoLg^DX3Oz^4Fj1K3 -Z6 DPx4 ieee 14 std_logic_1164 0 22 cVAk:aDinOX8^VGI1ekP<3 -Z7 DPx10 cycloneive 21 cycloneive_components 0 22 zGMDhP>8e@2k@f0emXi5[`cD`bFC`UBKA5o7W??azG@W@@eFOTF0 -!s100 [5;Wd8QGQ>@2NGoJ1I]Y43 -R10 -32 -R11 -!i10b 1 -R12 -R13 -R14 -!i113 1 -R15 -R16 -vTeste1 -Z17 !s110 1669984113 -!i10b 1 -!s100 aIQ0Oo=cP=hTA[PjI:]0G2 -Z18 !s11b Dg1SIo80bB@j0V0VzS_@n1 -IP^O]8]jmAoFo1^:VFjmVZ0 -Z19 VDg1SIo80bB@j0V0VzS_@n1 -R0 -w1669984112 -8Teste1.vo -FTeste1.vo -!i122 0 -L0 32 301 -Z20 OV;L;2020.1;71 -r1 -!s85 0 -31 -Z21 !s108 1669984113.000000 -!s107 Teste1.vo| -!s90 -work|work|Teste1.vo| -!i113 1 -R15 -Z22 tCvgOpt 0 -n@teste1 -Eteste1 -Z23 w1669984133 -R2 -R3 -R4 -R5 -R6 -R7 -!i122 2 -R0 -R8 -R9 -l0 -Z24 L78 1 -V[>cb;FiTZ[FU>JBRzIclB0 -!s100 SGFdj?92m9zgfE<0^gHDe1 -R10 -32 -Z25 !s110 1669984133 -!i10b 1 -Z26 !s108 1669984133.000000 -R13 -R14 -!i113 1 -R15 -R16 -Astructure -R2 -R3 -R4 -R5 -R6 -R7 -DEx4 work 6 teste1 0 22 [>cb;FiTZ[FU>JBRzIclB0 -!i122 2 -l154 -L108 303 -VRF4U]eM]k=;3TJ=`W:Q2z1 -!s100 ^KRb=BAMHd0 -R10 -32 -R25 -!i10b 1 -R26 -R31 -R32 -!i113 1 -R15 -R16 -vTeste1_vlg_vec_tst -R17 -!i10b 1 -!s100 :_G:bi;S8AfT`OcTR;jnh1 -R18 -IBbOY=[o?k3<7dB<1[]@8L0 -R19 -R0 -w1669984111 -8Waveform.vwf.vt -FWaveform.vwf.vt -!i122 1 -L0 30 127 -R20 -r1 -!s85 0 -31 -R21 -!s107 Waveform.vwf.vt| -!s90 -work|work|Waveform.vwf.vt| -!i113 1 -R15 -R22 -n@teste1_vlg_vec_tst -Eteste3 -R1 -R2 -R3 -R4 -R5 -R6 -R7 -!i122 4 -R0 -R8 -R9 -l0 -R24 -V5SJTaIhjTgCNL7?fCgUY>3 -!s100 3eOZYP1O=mURfKYo4VZin1 -R10 -32 -R11 -!i10b 1 -R12 -R13 -R14 -!i113 1 -R15 -R16 -Astructure -R2 -R3 -R4 -R5 -R6 -R7 -DEx4 work 6 teste3 0 22 5SJTaIhjTgCNL7?fCgUY>3 -!i122 4 -l126 -L96 122 -VTB@hFY=8QT;CoA3gml[8@Y83 -R10 -32 -R11 -!i10b 1 -R12 -R13 -R14 -!i113 1 -R15 -R16 -Eteste3_vhd_vec_tst -R1 -R5 -R6 -!i122 5 -R0 -Z33 8Waveform1.vwf.vht -Z34 FWaveform1.vwf.vht -l0 -R30 -VJmIK0876;l1j]33B43[IO3 -!s100 DX@oHOMFBAXS7__oGQQe80 -R10 -32 -R11 -!i10b 1 -R12 -Z35 !s90 -work|work|Waveform1.vwf.vht| -!s107 Waveform1.vwf.vht| -!i113 1 -R15 -R16 -Ateste3_arch -R5 -R6 -DEx4 work 18 teste3_vhd_vec_tst 0 22 JmIK0876;l1j]33B43[IO3 -!i122 5 -l51 -L34 77 -VVJPCRA;MdDR763lAz^SgD3 -!s100 3=_:dL6OOd@d6hzoG_lz@0 -R10 -32 -R11 -!i10b 1 -R12 -R35 -Z36 !s107 Waveform1.vwf.vht| -!i113 1 -R15 -R16 diff --git a/1ano/isd/quartus-projects/Teste/simulation/qsim/work/_lib.qdb b/1ano/isd/quartus-projects/Teste/simulation/qsim/work/_lib.qdb deleted file mode 100644 index a2a939c..0000000 Binary files a/1ano/isd/quartus-projects/Teste/simulation/qsim/work/_lib.qdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/simulation/qsim/work/_lib1_0.qdb b/1ano/isd/quartus-projects/Teste/simulation/qsim/work/_lib1_0.qdb deleted file mode 100644 index 7d0516c..0000000 Binary files a/1ano/isd/quartus-projects/Teste/simulation/qsim/work/_lib1_0.qdb and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/simulation/qsim/work/_lib1_0.qpg b/1ano/isd/quartus-projects/Teste/simulation/qsim/work/_lib1_0.qpg deleted file mode 100644 index 670d911..0000000 Binary files a/1ano/isd/quartus-projects/Teste/simulation/qsim/work/_lib1_0.qpg and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/simulation/qsim/work/_lib1_0.qtl b/1ano/isd/quartus-projects/Teste/simulation/qsim/work/_lib1_0.qtl deleted file mode 100644 index 5675709..0000000 Binary files a/1ano/isd/quartus-projects/Teste/simulation/qsim/work/_lib1_0.qtl and /dev/null differ diff --git a/1ano/isd/quartus-projects/Teste/simulation/qsim/work/_vmake b/1ano/isd/quartus-projects/Teste/simulation/qsim/work/_vmake deleted file mode 100644 index 37aa36a..0000000 --- a/1ano/isd/quartus-projects/Teste/simulation/qsim/work/_vmake +++ /dev/null @@ -1,4 +0,0 @@ -m255 -K4 -z0 -cModel Technology