[LSD] pratica03 part1 concluded
This commit is contained in:
parent
924442d473
commit
274daab483
|
@ -0,0 +1,65 @@
|
||||||
|
/*
|
||||||
|
WARNING: Do NOT edit the input and output ports in this file in a text
|
||||||
|
editor if you plan to continue editing the block that represents it in
|
||||||
|
the Block Editor! File corruption is VERY likely to occur.
|
||||||
|
*/
|
||||||
|
/*
|
||||||
|
Copyright (C) 2020 Intel Corporation. All rights reserved.
|
||||||
|
Your use of Intel Corporation's design tools, logic functions
|
||||||
|
and other software and tools, and any partner logic
|
||||||
|
functions, and any output files from any of the foregoing
|
||||||
|
(including device programming or simulation files), and any
|
||||||
|
associated documentation or information are expressly subject
|
||||||
|
to the terms and conditions of the Intel Program License
|
||||||
|
Subscription Agreement, the Intel Quartus Prime License Agreement,
|
||||||
|
the Intel FPGA IP License Agreement, or other applicable license
|
||||||
|
agreement, including, without limitation, that your use is for
|
||||||
|
the sole purpose of programming logic devices manufactured by
|
||||||
|
Intel and sold by Intel or its authorized distributors. Please
|
||||||
|
refer to the applicable agreement for further details, at
|
||||||
|
https://fpgasoftware.intel.com/eula.
|
||||||
|
*/
|
||||||
|
(header "symbol" (version "1.1"))
|
||||||
|
(symbol
|
||||||
|
(rect 16 16 168 128)
|
||||||
|
(text "AddSub4" (rect 5 0 43 12)(font "Arial" ))
|
||||||
|
(text "inst" (rect 8 96 20 108)(font "Arial" ))
|
||||||
|
(port
|
||||||
|
(pt 0 32)
|
||||||
|
(input)
|
||||||
|
(text "a[3..0]" (rect 0 0 24 12)(font "Arial" ))
|
||||||
|
(text "a[3..0]" (rect 21 27 45 39)(font "Arial" ))
|
||||||
|
(line (pt 0 32)(pt 16 32)(line_width 3))
|
||||||
|
)
|
||||||
|
(port
|
||||||
|
(pt 0 48)
|
||||||
|
(input)
|
||||||
|
(text "b[3..0]" (rect 0 0 24 12)(font "Arial" ))
|
||||||
|
(text "b[3..0]" (rect 21 43 45 55)(font "Arial" ))
|
||||||
|
(line (pt 0 48)(pt 16 48)(line_width 3))
|
||||||
|
)
|
||||||
|
(port
|
||||||
|
(pt 0 64)
|
||||||
|
(input)
|
||||||
|
(text "sub" (rect 0 0 14 12)(font "Arial" ))
|
||||||
|
(text "sub" (rect 21 59 35 71)(font "Arial" ))
|
||||||
|
(line (pt 0 64)(pt 16 64)(line_width 1))
|
||||||
|
)
|
||||||
|
(port
|
||||||
|
(pt 152 32)
|
||||||
|
(output)
|
||||||
|
(text "s[3..0]" (rect 0 0 24 12)(font "Arial" ))
|
||||||
|
(text "s[3..0]" (rect 107 27 131 39)(font "Arial" ))
|
||||||
|
(line (pt 152 32)(pt 136 32)(line_width 3))
|
||||||
|
)
|
||||||
|
(port
|
||||||
|
(pt 152 48)
|
||||||
|
(output)
|
||||||
|
(text "cout" (rect 0 0 16 12)(font "Arial" ))
|
||||||
|
(text "cout" (rect 115 43 131 55)(font "Arial" ))
|
||||||
|
(line (pt 152 48)(pt 136 48)(line_width 1))
|
||||||
|
)
|
||||||
|
(drawing
|
||||||
|
(rectangle (rect 16 16 136 96)(line_width 1))
|
||||||
|
)
|
||||||
|
)
|
|
@ -0,0 +1,37 @@
|
||||||
|
library IEEE;
|
||||||
|
use IEEE.STD_LOGIC_1164.all;
|
||||||
|
use IEEE.NUMERIC_STD.all;
|
||||||
|
|
||||||
|
entity AddSub4 is
|
||||||
|
port
|
||||||
|
(
|
||||||
|
a, b : in std_logic_vector(3 downto 0);
|
||||||
|
sub : in std_logic;
|
||||||
|
s : out std_logic_vector(3 downto 0);
|
||||||
|
cout : out std_logic
|
||||||
|
);
|
||||||
|
end AddSub4;
|
||||||
|
|
||||||
|
--architecture Structural of AddSub4 is
|
||||||
|
-- signal s_b : std_logic_vector(3 downto 0);
|
||||||
|
-- signal s_cout : std_logic;
|
||||||
|
--begin
|
||||||
|
-- -- Mux
|
||||||
|
-- sub_mux : s_b <= b when sub='0' else not b;
|
||||||
|
-- out_mux : cout <= s_cout when sub='0' else not s_cout;
|
||||||
|
--
|
||||||
|
-- Adder : entity work.Adder4(Structural) port map
|
||||||
|
-- (
|
||||||
|
-- cin => sub, a => a, b => s_b, cout => s_cout, s => s
|
||||||
|
-- );
|
||||||
|
--end Structural;
|
||||||
|
|
||||||
|
architecture Behavioral of AddSub4 is
|
||||||
|
signal s_a, s_b, s_s : unsigned(4 downto 0);
|
||||||
|
begin
|
||||||
|
s_a <= '0' & unsigned(a);
|
||||||
|
s_b <= '0' & unsigned(b);
|
||||||
|
s_s <= (s_a + s_b) when (sub = '0') else (s_a - s_b);
|
||||||
|
s <= std_logic_vector(s_s(3 downto 0));
|
||||||
|
cout <= s_s(4);
|
||||||
|
end Behavioral;
|
|
@ -0,0 +1,29 @@
|
||||||
|
library IEEE;
|
||||||
|
use IEEE.STD_LOGIC_1164.all;
|
||||||
|
use IEEE.NUMERIC_STD.all;
|
||||||
|
|
||||||
|
entity AddSub4 is
|
||||||
|
port
|
||||||
|
(
|
||||||
|
sub : in std_logic;
|
||||||
|
a, b : in std_logic_vector(3 downto 0);
|
||||||
|
cout : out std_logic;
|
||||||
|
s : out std_logic_vector(3 downto 0)
|
||||||
|
);
|
||||||
|
end AddSub4;
|
||||||
|
|
||||||
|
architecture Structural of AddSub4 is
|
||||||
|
signal s_b: std_logic_vector(3 downto 0);
|
||||||
|
begin
|
||||||
|
-- Mux
|
||||||
|
sub_mux : s_b <= b when sub = '0' else
|
||||||
|
not b;
|
||||||
|
|
||||||
|
-- out_mux : cout <= s_cout when sub='0' else
|
||||||
|
-- not s_cout;
|
||||||
|
|
||||||
|
Adder : entity work.Adder4(Structural) port map
|
||||||
|
(
|
||||||
|
cin => sub, a => a, b => s_b, cout => cout, s => s
|
||||||
|
);
|
||||||
|
end Structural;
|
|
@ -0,0 +1,65 @@
|
||||||
|
/*
|
||||||
|
WARNING: Do NOT edit the input and output ports in this file in a text
|
||||||
|
editor if you plan to continue editing the block that represents it in
|
||||||
|
the Block Editor! File corruption is VERY likely to occur.
|
||||||
|
*/
|
||||||
|
/*
|
||||||
|
Copyright (C) 2020 Intel Corporation. All rights reserved.
|
||||||
|
Your use of Intel Corporation's design tools, logic functions
|
||||||
|
and other software and tools, and any partner logic
|
||||||
|
functions, and any output files from any of the foregoing
|
||||||
|
(including device programming or simulation files), and any
|
||||||
|
associated documentation or information are expressly subject
|
||||||
|
to the terms and conditions of the Intel Program License
|
||||||
|
Subscription Agreement, the Intel Quartus Prime License Agreement,
|
||||||
|
the Intel FPGA IP License Agreement, or other applicable license
|
||||||
|
agreement, including, without limitation, that your use is for
|
||||||
|
the sole purpose of programming logic devices manufactured by
|
||||||
|
Intel and sold by Intel or its authorized distributors. Please
|
||||||
|
refer to the applicable agreement for further details, at
|
||||||
|
https://fpgasoftware.intel.com/eula.
|
||||||
|
*/
|
||||||
|
(header "symbol" (version "1.1"))
|
||||||
|
(symbol
|
||||||
|
(rect 16 16 168 128)
|
||||||
|
(text "Adder4" (rect 5 0 36 12)(font "Arial" ))
|
||||||
|
(text "inst" (rect 8 96 20 108)(font "Arial" ))
|
||||||
|
(port
|
||||||
|
(pt 0 32)
|
||||||
|
(input)
|
||||||
|
(text "a[3..0]" (rect 0 0 24 12)(font "Arial" ))
|
||||||
|
(text "a[3..0]" (rect 21 27 45 39)(font "Arial" ))
|
||||||
|
(line (pt 0 32)(pt 16 32)(line_width 3))
|
||||||
|
)
|
||||||
|
(port
|
||||||
|
(pt 0 48)
|
||||||
|
(input)
|
||||||
|
(text "b[3..0]" (rect 0 0 24 12)(font "Arial" ))
|
||||||
|
(text "b[3..0]" (rect 21 43 45 55)(font "Arial" ))
|
||||||
|
(line (pt 0 48)(pt 16 48)(line_width 3))
|
||||||
|
)
|
||||||
|
(port
|
||||||
|
(pt 0 64)
|
||||||
|
(input)
|
||||||
|
(text "cin" (rect 0 0 10 12)(font "Arial" ))
|
||||||
|
(text "cin" (rect 21 59 31 71)(font "Arial" ))
|
||||||
|
(line (pt 0 64)(pt 16 64)(line_width 1))
|
||||||
|
)
|
||||||
|
(port
|
||||||
|
(pt 152 32)
|
||||||
|
(output)
|
||||||
|
(text "s[3..0]" (rect 0 0 24 12)(font "Arial" ))
|
||||||
|
(text "s[3..0]" (rect 107 27 131 39)(font "Arial" ))
|
||||||
|
(line (pt 152 32)(pt 136 32)(line_width 3))
|
||||||
|
)
|
||||||
|
(port
|
||||||
|
(pt 152 48)
|
||||||
|
(output)
|
||||||
|
(text "cout" (rect 0 0 16 12)(font "Arial" ))
|
||||||
|
(text "cout" (rect 115 43 131 55)(font "Arial" ))
|
||||||
|
(line (pt 152 48)(pt 136 48)(line_width 1))
|
||||||
|
)
|
||||||
|
(drawing
|
||||||
|
(rectangle (rect 16 16 136 96)(line_width 1))
|
||||||
|
)
|
||||||
|
)
|
|
@ -0,0 +1,33 @@
|
||||||
|
library IEEE;
|
||||||
|
use IEEE.STD_LOGIC_1164.all;
|
||||||
|
|
||||||
|
entity Adder4 is
|
||||||
|
port
|
||||||
|
(
|
||||||
|
a, b : in std_logic_vector(3 downto 0);
|
||||||
|
cin : in std_logic;
|
||||||
|
s : out std_logic_vector(3 downto 0);
|
||||||
|
cout : out std_logic
|
||||||
|
);
|
||||||
|
end Adder4;
|
||||||
|
|
||||||
|
architecture Structural of Adder4 is
|
||||||
|
signal intCarry : std_logic_vector(2 downto 0);
|
||||||
|
begin
|
||||||
|
bit0 : entity work.FullAdder(Behavioral) port map
|
||||||
|
(
|
||||||
|
a => a(0), b => b(0), cin => cin, s => s(0), cout => intCarry(0)
|
||||||
|
);
|
||||||
|
bit1 : entity work.FullAdder(Behavioral) port map
|
||||||
|
(
|
||||||
|
a => a(1), b => b(1), cin => intCarry(0), s => s(1), cout => intCarry(1)
|
||||||
|
);
|
||||||
|
bit2 : entity work.FullAdder(Behavioral) port map
|
||||||
|
(
|
||||||
|
a => a(2), b => b(2), cin => intCarry(1), s => s(2), cout => intCarry(2)
|
||||||
|
);
|
||||||
|
bit3 : entity work.FullAdder(Behavioral) port map
|
||||||
|
(
|
||||||
|
a => a(3), b => b(3), cin => intCarry(2), s => s(3), cout => cout
|
||||||
|
);
|
||||||
|
end Structural;
|
|
@ -0,0 +1,39 @@
|
||||||
|
|
||||||
|
|
||||||
|
|
||||||
|
architecture Structural of Adder4 is
|
||||||
|
signal intCarry : std_logic_vector(2 downto 0);
|
||||||
|
begin
|
||||||
|
bit0 : entity work.FullAdder(Behavioral) port map
|
||||||
|
(
|
||||||
|
a => a(0),
|
||||||
|
b => b(0),
|
||||||
|
cin => cin,
|
||||||
|
s => s(0),
|
||||||
|
cout => intCarry(0)
|
||||||
|
);
|
||||||
|
bit1 : entity work.FullAdder(Behavioral) port map
|
||||||
|
(
|
||||||
|
a => a(1),
|
||||||
|
b => b(1),
|
||||||
|
cin => intCarry(0),
|
||||||
|
s => s(1),
|
||||||
|
cout => intCarry(1)
|
||||||
|
);
|
||||||
|
bit2 : entity work.FullAdder(Behavioral) port map
|
||||||
|
(
|
||||||
|
a => a(2),
|
||||||
|
b => b(2),
|
||||||
|
cin => intCarry(1),
|
||||||
|
s => s(2),
|
||||||
|
cout => intCarry(2)
|
||||||
|
);
|
||||||
|
bit3 : entity work.FullAdder(Behavioral) port map
|
||||||
|
(
|
||||||
|
a => a(3),
|
||||||
|
b => b(3),
|
||||||
|
cin => intCarry(2),
|
||||||
|
s => s(3),
|
||||||
|
cout => cout
|
||||||
|
);
|
||||||
|
end Structural;
|
|
@ -0,0 +1,562 @@
|
||||||
|
/*<simulation_settings>
|
||||||
|
<ftestbench_cmd>quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off AdderDemo -c AdderDemo --vector_source="/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/Adder4.vwf" --testbench_file="/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/simulation/qsim/Adder4.vwf.vht"</ftestbench_cmd>
|
||||||
|
<ttestbench_cmd>quartus_eda --gen_testbench --tool=modelsim_oem --format=vhdl --write_settings_files=off AdderDemo -c AdderDemo --vector_source="/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/Adder4.vwf" --testbench_file="/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/simulation/qsim/Adder4.vwf.vht"</ttestbench_cmd>
|
||||||
|
<fnetlist_cmd>quartus_eda --write_settings_files=off --simulation --functional=on --flatten_buses=off --tool=modelsim_oem --format=vhdl --output_directory="/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/simulation/qsim/" AdderDemo -c AdderDemo</fnetlist_cmd>
|
||||||
|
<tnetlist_cmd>quartus_eda --write_settings_files=off --simulation --functional=off --flatten_buses=off --timescale=1ps --tool=modelsim_oem --format=vhdl --output_directory="/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/simulation/qsim/" AdderDemo -c AdderDemo</tnetlist_cmd>
|
||||||
|
<modelsim_script>onerror {exit -code 1}
|
||||||
|
vlib work
|
||||||
|
vcom -work work AdderDemo.vho
|
||||||
|
vcom -work work Adder4.vwf.vht
|
||||||
|
vsim -c -t 1ps -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Adder4_vhd_vec_tst
|
||||||
|
vcd file -direction AdderDemo.msim.vcd
|
||||||
|
vcd add -internal Adder4_vhd_vec_tst/*
|
||||||
|
vcd add -internal Adder4_vhd_vec_tst/i1/*
|
||||||
|
proc simTimestamp {} {
|
||||||
|
echo "Simulation time: $::now ps"
|
||||||
|
if { [string equal running [runStatus]] } {
|
||||||
|
after 2500 simTimestamp
|
||||||
|
}
|
||||||
|
}
|
||||||
|
after 2500 simTimestamp
|
||||||
|
run -all
|
||||||
|
quit -f
|
||||||
|
</modelsim_script>
|
||||||
|
<modelsim_script_timing>onerror {exit -code 1}
|
||||||
|
vlib work
|
||||||
|
vcom -work work AdderDemo.vho
|
||||||
|
vcom -work work Adder4.vwf.vht
|
||||||
|
vsim -novopt -c -t 1ps -sdfmax Adder4_vhd_vec_tst/i1=AdderDemo_vhd.sdo -L cycloneive -L altera -L altera_mf -L 220model -L sgate -L altera_lnsim work.Adder4_vhd_vec_tst
|
||||||
|
vcd file -direction AdderDemo.msim.vcd
|
||||||
|
vcd add -internal Adder4_vhd_vec_tst/*
|
||||||
|
vcd add -internal Adder4_vhd_vec_tst/i1/*
|
||||||
|
proc simTimestamp {} {
|
||||||
|
echo "Simulation time: $::now ps"
|
||||||
|
if { [string equal running [runStatus]] } {
|
||||||
|
after 2500 simTimestamp
|
||||||
|
}
|
||||||
|
}
|
||||||
|
after 2500 simTimestamp
|
||||||
|
run -all
|
||||||
|
quit -f
|
||||||
|
</modelsim_script_timing>
|
||||||
|
<hdl_lang>vhdl</hdl_lang>
|
||||||
|
</simulation_settings>*/
|
||||||
|
/*
|
||||||
|
WARNING: Do NOT edit the input and output ports in this file in a text
|
||||||
|
editor if you plan to continue editing the block that represents it in
|
||||||
|
the Block Editor! File corruption is VERY likely to occur.
|
||||||
|
*/
|
||||||
|
|
||||||
|
/*
|
||||||
|
Copyright (C) 2020 Intel Corporation. All rights reserved.
|
||||||
|
Your use of Intel Corporation's design tools, logic functions
|
||||||
|
and other software and tools, and any partner logic
|
||||||
|
functions, and any output files from any of the foregoing
|
||||||
|
(including device programming or simulation files), and any
|
||||||
|
associated documentation or information are expressly subject
|
||||||
|
to the terms and conditions of the Intel Program License
|
||||||
|
Subscription Agreement, the Intel Quartus Prime License Agreement,
|
||||||
|
the Intel FPGA IP License Agreement, or other applicable license
|
||||||
|
agreement, including, without limitation, that your use is for
|
||||||
|
the sole purpose of programming logic devices manufactured by
|
||||||
|
Intel and sold by Intel or its authorized distributors. Please
|
||||||
|
refer to the applicable agreement for further details, at
|
||||||
|
https://fpgasoftware.intel.com/eula.
|
||||||
|
*/
|
||||||
|
|
||||||
|
HEADER
|
||||||
|
{
|
||||||
|
VERSION = 1;
|
||||||
|
TIME_UNIT = ns;
|
||||||
|
DATA_OFFSET = 0.0;
|
||||||
|
DATA_DURATION = 1000.0;
|
||||||
|
SIMULATION_TIME = 0.0;
|
||||||
|
GRID_PHASE = 0.0;
|
||||||
|
GRID_PERIOD = 10.0;
|
||||||
|
GRID_DUTY_CYCLE = 50;
|
||||||
|
}
|
||||||
|
|
||||||
|
SIGNAL("a")
|
||||||
|
{
|
||||||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||||||
|
SIGNAL_TYPE = BUS;
|
||||||
|
WIDTH = 4;
|
||||||
|
LSB_INDEX = 0;
|
||||||
|
DIRECTION = INPUT;
|
||||||
|
PARENT = "";
|
||||||
|
}
|
||||||
|
|
||||||
|
SIGNAL("a[3]")
|
||||||
|
{
|
||||||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||||||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||||||
|
WIDTH = 1;
|
||||||
|
LSB_INDEX = -1;
|
||||||
|
DIRECTION = INPUT;
|
||||||
|
PARENT = "a";
|
||||||
|
}
|
||||||
|
|
||||||
|
SIGNAL("a[2]")
|
||||||
|
{
|
||||||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||||||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||||||
|
WIDTH = 1;
|
||||||
|
LSB_INDEX = -1;
|
||||||
|
DIRECTION = INPUT;
|
||||||
|
PARENT = "a";
|
||||||
|
}
|
||||||
|
|
||||||
|
SIGNAL("a[1]")
|
||||||
|
{
|
||||||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||||||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||||||
|
WIDTH = 1;
|
||||||
|
LSB_INDEX = -1;
|
||||||
|
DIRECTION = INPUT;
|
||||||
|
PARENT = "a";
|
||||||
|
}
|
||||||
|
|
||||||
|
SIGNAL("a[0]")
|
||||||
|
{
|
||||||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||||||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||||||
|
WIDTH = 1;
|
||||||
|
LSB_INDEX = -1;
|
||||||
|
DIRECTION = INPUT;
|
||||||
|
PARENT = "a";
|
||||||
|
}
|
||||||
|
|
||||||
|
SIGNAL("b")
|
||||||
|
{
|
||||||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||||||
|
SIGNAL_TYPE = BUS;
|
||||||
|
WIDTH = 4;
|
||||||
|
LSB_INDEX = 0;
|
||||||
|
DIRECTION = INPUT;
|
||||||
|
PARENT = "";
|
||||||
|
}
|
||||||
|
|
||||||
|
SIGNAL("b[3]")
|
||||||
|
{
|
||||||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||||||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||||||
|
WIDTH = 1;
|
||||||
|
LSB_INDEX = -1;
|
||||||
|
DIRECTION = INPUT;
|
||||||
|
PARENT = "b";
|
||||||
|
}
|
||||||
|
|
||||||
|
SIGNAL("b[2]")
|
||||||
|
{
|
||||||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||||||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||||||
|
WIDTH = 1;
|
||||||
|
LSB_INDEX = -1;
|
||||||
|
DIRECTION = INPUT;
|
||||||
|
PARENT = "b";
|
||||||
|
}
|
||||||
|
|
||||||
|
SIGNAL("b[1]")
|
||||||
|
{
|
||||||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||||||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||||||
|
WIDTH = 1;
|
||||||
|
LSB_INDEX = -1;
|
||||||
|
DIRECTION = INPUT;
|
||||||
|
PARENT = "b";
|
||||||
|
}
|
||||||
|
|
||||||
|
SIGNAL("b[0]")
|
||||||
|
{
|
||||||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||||||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||||||
|
WIDTH = 1;
|
||||||
|
LSB_INDEX = -1;
|
||||||
|
DIRECTION = INPUT;
|
||||||
|
PARENT = "b";
|
||||||
|
}
|
||||||
|
|
||||||
|
SIGNAL("cin")
|
||||||
|
{
|
||||||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||||||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||||||
|
WIDTH = 1;
|
||||||
|
LSB_INDEX = -1;
|
||||||
|
DIRECTION = INPUT;
|
||||||
|
PARENT = "";
|
||||||
|
}
|
||||||
|
|
||||||
|
SIGNAL("cout")
|
||||||
|
{
|
||||||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||||||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||||||
|
WIDTH = 1;
|
||||||
|
LSB_INDEX = -1;
|
||||||
|
DIRECTION = OUTPUT;
|
||||||
|
PARENT = "";
|
||||||
|
}
|
||||||
|
|
||||||
|
SIGNAL("s")
|
||||||
|
{
|
||||||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||||||
|
SIGNAL_TYPE = BUS;
|
||||||
|
WIDTH = 4;
|
||||||
|
LSB_INDEX = 0;
|
||||||
|
DIRECTION = OUTPUT;
|
||||||
|
PARENT = "";
|
||||||
|
}
|
||||||
|
|
||||||
|
SIGNAL("s[3]")
|
||||||
|
{
|
||||||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||||||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||||||
|
WIDTH = 1;
|
||||||
|
LSB_INDEX = -1;
|
||||||
|
DIRECTION = OUTPUT;
|
||||||
|
PARENT = "s";
|
||||||
|
}
|
||||||
|
|
||||||
|
SIGNAL("s[2]")
|
||||||
|
{
|
||||||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||||||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||||||
|
WIDTH = 1;
|
||||||
|
LSB_INDEX = -1;
|
||||||
|
DIRECTION = OUTPUT;
|
||||||
|
PARENT = "s";
|
||||||
|
}
|
||||||
|
|
||||||
|
SIGNAL("s[1]")
|
||||||
|
{
|
||||||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||||||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||||||
|
WIDTH = 1;
|
||||||
|
LSB_INDEX = -1;
|
||||||
|
DIRECTION = OUTPUT;
|
||||||
|
PARENT = "s";
|
||||||
|
}
|
||||||
|
|
||||||
|
SIGNAL("s[0]")
|
||||||
|
{
|
||||||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||||||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||||||
|
WIDTH = 1;
|
||||||
|
LSB_INDEX = -1;
|
||||||
|
DIRECTION = OUTPUT;
|
||||||
|
PARENT = "s";
|
||||||
|
}
|
||||||
|
|
||||||
|
TRANSITION_LIST("a[3]")
|
||||||
|
{
|
||||||
|
NODE
|
||||||
|
{
|
||||||
|
REPEAT = 1;
|
||||||
|
LEVEL 1 FOR 240.0;
|
||||||
|
LEVEL 0 FOR 760.0;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
TRANSITION_LIST("a[2]")
|
||||||
|
{
|
||||||
|
NODE
|
||||||
|
{
|
||||||
|
REPEAT = 1;
|
||||||
|
LEVEL 1 FOR 160.0;
|
||||||
|
LEVEL 0 FOR 840.0;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
TRANSITION_LIST("a[1]")
|
||||||
|
{
|
||||||
|
NODE
|
||||||
|
{
|
||||||
|
REPEAT = 1;
|
||||||
|
LEVEL 1 FOR 240.0;
|
||||||
|
LEVEL 0 FOR 760.0;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
TRANSITION_LIST("a[0]")
|
||||||
|
{
|
||||||
|
NODE
|
||||||
|
{
|
||||||
|
REPEAT = 1;
|
||||||
|
LEVEL 1 FOR 160.0;
|
||||||
|
LEVEL 0 FOR 840.0;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
TRANSITION_LIST("b[3]")
|
||||||
|
{
|
||||||
|
NODE
|
||||||
|
{
|
||||||
|
REPEAT = 1;
|
||||||
|
LEVEL 1 FOR 80.0;
|
||||||
|
LEVEL 0 FOR 80.0;
|
||||||
|
LEVEL 1 FOR 80.0;
|
||||||
|
LEVEL 0 FOR 760.0;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
TRANSITION_LIST("b[2]")
|
||||||
|
{
|
||||||
|
NODE
|
||||||
|
{
|
||||||
|
REPEAT = 1;
|
||||||
|
LEVEL 1 FOR 80.0;
|
||||||
|
LEVEL 0 FOR 80.0;
|
||||||
|
LEVEL 1 FOR 80.0;
|
||||||
|
LEVEL 0 FOR 760.0;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
TRANSITION_LIST("b[1]")
|
||||||
|
{
|
||||||
|
NODE
|
||||||
|
{
|
||||||
|
REPEAT = 1;
|
||||||
|
LEVEL 1 FOR 80.0;
|
||||||
|
LEVEL 0 FOR 920.0;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
TRANSITION_LIST("b[0]")
|
||||||
|
{
|
||||||
|
NODE
|
||||||
|
{
|
||||||
|
REPEAT = 1;
|
||||||
|
LEVEL 1 FOR 80.0;
|
||||||
|
LEVEL 0 FOR 920.0;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
TRANSITION_LIST("cin")
|
||||||
|
{
|
||||||
|
NODE
|
||||||
|
{
|
||||||
|
REPEAT = 1;
|
||||||
|
LEVEL 0 FOR 80.0;
|
||||||
|
LEVEL 1 FOR 80.0;
|
||||||
|
LEVEL 0 FOR 840.0;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
TRANSITION_LIST("cout")
|
||||||
|
{
|
||||||
|
NODE
|
||||||
|
{
|
||||||
|
REPEAT = 1;
|
||||||
|
LEVEL X FOR 1000.0;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
TRANSITION_LIST("s[3]")
|
||||||
|
{
|
||||||
|
NODE
|
||||||
|
{
|
||||||
|
REPEAT = 1;
|
||||||
|
LEVEL X FOR 1000.0;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
TRANSITION_LIST("s[2]")
|
||||||
|
{
|
||||||
|
NODE
|
||||||
|
{
|
||||||
|
REPEAT = 1;
|
||||||
|
LEVEL X FOR 1000.0;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
TRANSITION_LIST("s[1]")
|
||||||
|
{
|
||||||
|
NODE
|
||||||
|
{
|
||||||
|
REPEAT = 1;
|
||||||
|
LEVEL X FOR 1000.0;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
TRANSITION_LIST("s[0]")
|
||||||
|
{
|
||||||
|
NODE
|
||||||
|
{
|
||||||
|
REPEAT = 1;
|
||||||
|
LEVEL X FOR 1000.0;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
DISPLAY_LINE
|
||||||
|
{
|
||||||
|
CHANNEL = "a";
|
||||||
|
EXPAND_STATUS = EXPANDED;
|
||||||
|
RADIX = Binary;
|
||||||
|
TREE_INDEX = 0;
|
||||||
|
TREE_LEVEL = 0;
|
||||||
|
CHILDREN = 1, 2, 3, 4;
|
||||||
|
}
|
||||||
|
|
||||||
|
DISPLAY_LINE
|
||||||
|
{
|
||||||
|
CHANNEL = "a[3]";
|
||||||
|
EXPAND_STATUS = COLLAPSED;
|
||||||
|
RADIX = Binary;
|
||||||
|
TREE_INDEX = 1;
|
||||||
|
TREE_LEVEL = 1;
|
||||||
|
PARENT = 0;
|
||||||
|
}
|
||||||
|
|
||||||
|
DISPLAY_LINE
|
||||||
|
{
|
||||||
|
CHANNEL = "a[2]";
|
||||||
|
EXPAND_STATUS = COLLAPSED;
|
||||||
|
RADIX = Binary;
|
||||||
|
TREE_INDEX = 2;
|
||||||
|
TREE_LEVEL = 1;
|
||||||
|
PARENT = 0;
|
||||||
|
}
|
||||||
|
|
||||||
|
DISPLAY_LINE
|
||||||
|
{
|
||||||
|
CHANNEL = "a[1]";
|
||||||
|
EXPAND_STATUS = COLLAPSED;
|
||||||
|
RADIX = Binary;
|
||||||
|
TREE_INDEX = 3;
|
||||||
|
TREE_LEVEL = 1;
|
||||||
|
PARENT = 0;
|
||||||
|
}
|
||||||
|
|
||||||
|
DISPLAY_LINE
|
||||||
|
{
|
||||||
|
CHANNEL = "a[0]";
|
||||||
|
EXPAND_STATUS = COLLAPSED;
|
||||||
|
RADIX = Binary;
|
||||||
|
TREE_INDEX = 4;
|
||||||
|
TREE_LEVEL = 1;
|
||||||
|
PARENT = 0;
|
||||||
|
}
|
||||||
|
|
||||||
|
DISPLAY_LINE
|
||||||
|
{
|
||||||
|
CHANNEL = "b";
|
||||||
|
EXPAND_STATUS = EXPANDED;
|
||||||
|
RADIX = Binary;
|
||||||
|
TREE_INDEX = 5;
|
||||||
|
TREE_LEVEL = 0;
|
||||||
|
CHILDREN = 6, 7, 8, 9;
|
||||||
|
}
|
||||||
|
|
||||||
|
DISPLAY_LINE
|
||||||
|
{
|
||||||
|
CHANNEL = "b[3]";
|
||||||
|
EXPAND_STATUS = COLLAPSED;
|
||||||
|
RADIX = Binary;
|
||||||
|
TREE_INDEX = 6;
|
||||||
|
TREE_LEVEL = 1;
|
||||||
|
PARENT = 5;
|
||||||
|
}
|
||||||
|
|
||||||
|
DISPLAY_LINE
|
||||||
|
{
|
||||||
|
CHANNEL = "b[2]";
|
||||||
|
EXPAND_STATUS = COLLAPSED;
|
||||||
|
RADIX = Binary;
|
||||||
|
TREE_INDEX = 7;
|
||||||
|
TREE_LEVEL = 1;
|
||||||
|
PARENT = 5;
|
||||||
|
}
|
||||||
|
|
||||||
|
DISPLAY_LINE
|
||||||
|
{
|
||||||
|
CHANNEL = "b[1]";
|
||||||
|
EXPAND_STATUS = COLLAPSED;
|
||||||
|
RADIX = Binary;
|
||||||
|
TREE_INDEX = 8;
|
||||||
|
TREE_LEVEL = 1;
|
||||||
|
PARENT = 5;
|
||||||
|
}
|
||||||
|
|
||||||
|
DISPLAY_LINE
|
||||||
|
{
|
||||||
|
CHANNEL = "b[0]";
|
||||||
|
EXPAND_STATUS = COLLAPSED;
|
||||||
|
RADIX = Binary;
|
||||||
|
TREE_INDEX = 9;
|
||||||
|
TREE_LEVEL = 1;
|
||||||
|
PARENT = 5;
|
||||||
|
}
|
||||||
|
|
||||||
|
DISPLAY_LINE
|
||||||
|
{
|
||||||
|
CHANNEL = "cin";
|
||||||
|
EXPAND_STATUS = COLLAPSED;
|
||||||
|
RADIX = Binary;
|
||||||
|
TREE_INDEX = 10;
|
||||||
|
TREE_LEVEL = 0;
|
||||||
|
}
|
||||||
|
|
||||||
|
DISPLAY_LINE
|
||||||
|
{
|
||||||
|
CHANNEL = "cout";
|
||||||
|
EXPAND_STATUS = COLLAPSED;
|
||||||
|
RADIX = Binary;
|
||||||
|
TREE_INDEX = 11;
|
||||||
|
TREE_LEVEL = 0;
|
||||||
|
}
|
||||||
|
|
||||||
|
DISPLAY_LINE
|
||||||
|
{
|
||||||
|
CHANNEL = "s";
|
||||||
|
EXPAND_STATUS = COLLAPSED;
|
||||||
|
RADIX = Binary;
|
||||||
|
TREE_INDEX = 12;
|
||||||
|
TREE_LEVEL = 0;
|
||||||
|
CHILDREN = 13, 14, 15, 16;
|
||||||
|
}
|
||||||
|
|
||||||
|
DISPLAY_LINE
|
||||||
|
{
|
||||||
|
CHANNEL = "s[3]";
|
||||||
|
EXPAND_STATUS = COLLAPSED;
|
||||||
|
RADIX = Binary;
|
||||||
|
TREE_INDEX = 13;
|
||||||
|
TREE_LEVEL = 1;
|
||||||
|
PARENT = 12;
|
||||||
|
}
|
||||||
|
|
||||||
|
DISPLAY_LINE
|
||||||
|
{
|
||||||
|
CHANNEL = "s[2]";
|
||||||
|
EXPAND_STATUS = COLLAPSED;
|
||||||
|
RADIX = Binary;
|
||||||
|
TREE_INDEX = 14;
|
||||||
|
TREE_LEVEL = 1;
|
||||||
|
PARENT = 12;
|
||||||
|
}
|
||||||
|
|
||||||
|
DISPLAY_LINE
|
||||||
|
{
|
||||||
|
CHANNEL = "s[1]";
|
||||||
|
EXPAND_STATUS = COLLAPSED;
|
||||||
|
RADIX = Binary;
|
||||||
|
TREE_INDEX = 15;
|
||||||
|
TREE_LEVEL = 1;
|
||||||
|
PARENT = 12;
|
||||||
|
}
|
||||||
|
|
||||||
|
DISPLAY_LINE
|
||||||
|
{
|
||||||
|
CHANNEL = "s[0]";
|
||||||
|
EXPAND_STATUS = COLLAPSED;
|
||||||
|
RADIX = Binary;
|
||||||
|
TREE_INDEX = 16;
|
||||||
|
TREE_LEVEL = 1;
|
||||||
|
PARENT = 12;
|
||||||
|
}
|
||||||
|
|
||||||
|
TIME_BAR
|
||||||
|
{
|
||||||
|
TIME = 0;
|
||||||
|
MASTER = TRUE;
|
||||||
|
}
|
||||||
|
;
|
|
@ -0,0 +1,388 @@
|
||||||
|
/*
|
||||||
|
WARNING: Do NOT edit the input and output ports in this file in a text
|
||||||
|
editor if you plan to continue editing the block that represents it in
|
||||||
|
the Block Editor! File corruption is VERY likely to occur.
|
||||||
|
*/
|
||||||
|
/*
|
||||||
|
Copyright (C) 2020 Intel Corporation. All rights reserved.
|
||||||
|
Your use of Intel Corporation's design tools, logic functions
|
||||||
|
and other software and tools, and any partner logic
|
||||||
|
functions, and any output files from any of the foregoing
|
||||||
|
(including device programming or simulation files), and any
|
||||||
|
associated documentation or information are expressly subject
|
||||||
|
to the terms and conditions of the Intel Program License
|
||||||
|
Subscription Agreement, the Intel Quartus Prime License Agreement,
|
||||||
|
the Intel FPGA IP License Agreement, or other applicable license
|
||||||
|
agreement, including, without limitation, that your use is for
|
||||||
|
the sole purpose of programming logic devices manufactured by
|
||||||
|
Intel and sold by Intel or its authorized distributors. Please
|
||||||
|
refer to the applicable agreement for further details, at
|
||||||
|
https://fpgasoftware.intel.com/eula.
|
||||||
|
*/
|
||||||
|
(header "graphic" (version "1.4"))
|
||||||
|
(pin
|
||||||
|
(input)
|
||||||
|
(rect 312 200 480 216)
|
||||||
|
(text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6)))
|
||||||
|
(text "SW[3..0]" (rect 5 0 48 13)(font "Intel Clear" ))
|
||||||
|
(pt 168 8)
|
||||||
|
(drawing
|
||||||
|
(line (pt 84 12)(pt 109 12))
|
||||||
|
(line (pt 84 4)(pt 109 4))
|
||||||
|
(line (pt 113 8)(pt 168 8))
|
||||||
|
(line (pt 84 12)(pt 84 4))
|
||||||
|
(line (pt 109 4)(pt 113 8))
|
||||||
|
(line (pt 109 12)(pt 113 8))
|
||||||
|
)
|
||||||
|
(text "VCC" (rect 128 7 149 17)(font "Arial" (font_size 6)))
|
||||||
|
(annotation_block (location)(rect 248 216 312 232))
|
||||||
|
)
|
||||||
|
(pin
|
||||||
|
(input)
|
||||||
|
(rect 312 184 480 200)
|
||||||
|
(text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6)))
|
||||||
|
(text "SW[7..4]" (rect 5 0 48 13)(font "Intel Clear" ))
|
||||||
|
(pt 168 8)
|
||||||
|
(drawing
|
||||||
|
(line (pt 84 12)(pt 109 12))
|
||||||
|
(line (pt 84 4)(pt 109 4))
|
||||||
|
(line (pt 113 8)(pt 168 8))
|
||||||
|
(line (pt 84 12)(pt 84 4))
|
||||||
|
(line (pt 109 4)(pt 113 8))
|
||||||
|
(line (pt 109 12)(pt 113 8))
|
||||||
|
)
|
||||||
|
(text "VCC" (rect 128 7 149 17)(font "Arial" (font_size 6)))
|
||||||
|
(annotation_block (location)(rect 248 200 312 216))
|
||||||
|
)
|
||||||
|
(pin
|
||||||
|
(input)
|
||||||
|
(rect 312 368 480 384)
|
||||||
|
(text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6)))
|
||||||
|
(text "SW[17..14]" (rect 5 0 61 13)(font "Intel Clear" ))
|
||||||
|
(pt 168 8)
|
||||||
|
(drawing
|
||||||
|
(line (pt 84 12)(pt 109 12))
|
||||||
|
(line (pt 84 4)(pt 109 4))
|
||||||
|
(line (pt 113 8)(pt 168 8))
|
||||||
|
(line (pt 84 12)(pt 84 4))
|
||||||
|
(line (pt 109 4)(pt 113 8))
|
||||||
|
(line (pt 109 12)(pt 113 8))
|
||||||
|
)
|
||||||
|
(text "VCC" (rect 128 7 149 17)(font "Arial" (font_size 6)))
|
||||||
|
(annotation_block (location)(rect 248 384 312 400))
|
||||||
|
)
|
||||||
|
(pin
|
||||||
|
(input)
|
||||||
|
(rect 312 384 480 400)
|
||||||
|
(text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6)))
|
||||||
|
(text "SW[13..10]" (rect 5 0 62 13)(font "Intel Clear" ))
|
||||||
|
(pt 168 8)
|
||||||
|
(drawing
|
||||||
|
(line (pt 84 12)(pt 109 12))
|
||||||
|
(line (pt 84 4)(pt 109 4))
|
||||||
|
(line (pt 113 8)(pt 168 8))
|
||||||
|
(line (pt 84 12)(pt 84 4))
|
||||||
|
(line (pt 109 4)(pt 113 8))
|
||||||
|
(line (pt 109 12)(pt 113 8))
|
||||||
|
)
|
||||||
|
(text "VCC" (rect 128 7 149 17)(font "Arial" (font_size 6)))
|
||||||
|
(annotation_block (location)(rect 240 400 312 416))
|
||||||
|
)
|
||||||
|
(pin
|
||||||
|
(input)
|
||||||
|
(rect 312 400 480 416)
|
||||||
|
(text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6)))
|
||||||
|
(text "KEY[0]" (rect 5 0 41 13)(font "Intel Clear" ))
|
||||||
|
(pt 168 8)
|
||||||
|
(drawing
|
||||||
|
(line (pt 84 12)(pt 109 12))
|
||||||
|
(line (pt 84 4)(pt 109 4))
|
||||||
|
(line (pt 113 8)(pt 168 8))
|
||||||
|
(line (pt 84 12)(pt 84 4))
|
||||||
|
(line (pt 109 4)(pt 113 8))
|
||||||
|
(line (pt 109 12)(pt 113 8))
|
||||||
|
)
|
||||||
|
(text "VCC" (rect 128 7 149 17)(font "Arial" (font_size 6)))
|
||||||
|
(annotation_block (location)(rect 248 416 312 432))
|
||||||
|
)
|
||||||
|
(pin
|
||||||
|
(input)
|
||||||
|
(rect 304 288 472 304)
|
||||||
|
(text "INPUT" (rect 125 0 154 10)(font "Arial" (font_size 6)))
|
||||||
|
(text "SW[9..8]" (rect 5 0 47 11)(font "Arial" ))
|
||||||
|
(pt 168 8)
|
||||||
|
(drawing
|
||||||
|
(line (pt 84 12)(pt 109 12))
|
||||||
|
(line (pt 84 4)(pt 109 4))
|
||||||
|
(line (pt 113 8)(pt 168 8))
|
||||||
|
(line (pt 84 12)(pt 84 4))
|
||||||
|
(line (pt 109 4)(pt 113 8))
|
||||||
|
(line (pt 109 12)(pt 113 8))
|
||||||
|
)
|
||||||
|
(text "VCC" (rect 128 7 149 17)(font "Arial" (font_size 6)))
|
||||||
|
(annotation_block (location)(rect 240 304 304 320))
|
||||||
|
)
|
||||||
|
(pin
|
||||||
|
(output)
|
||||||
|
(rect 648 184 824 200)
|
||||||
|
(text "OUTPUT" (rect 1 0 41 10)(font "Arial" (font_size 6)))
|
||||||
|
(text "LEDR[3..0]" (rect 90 0 144 11)(font "Arial" ))
|
||||||
|
(pt 0 8)
|
||||||
|
(drawing
|
||||||
|
(line (pt 0 8)(pt 52 8))
|
||||||
|
(line (pt 52 4)(pt 78 4))
|
||||||
|
(line (pt 52 12)(pt 78 12))
|
||||||
|
(line (pt 52 12)(pt 52 4))
|
||||||
|
(line (pt 78 4)(pt 82 8))
|
||||||
|
(line (pt 82 8)(pt 78 12))
|
||||||
|
(line (pt 78 12)(pt 82 8))
|
||||||
|
)
|
||||||
|
(annotation_block (location)(rect 824 200 888 216))
|
||||||
|
)
|
||||||
|
(pin
|
||||||
|
(output)
|
||||||
|
(rect 648 368 824 384)
|
||||||
|
(text "OUTPUT" (rect 1 0 41 10)(font "Arial" (font_size 6)))
|
||||||
|
(text "LEDR[13..10]" (rect 90 0 156 11)(font "Arial" ))
|
||||||
|
(pt 0 8)
|
||||||
|
(drawing
|
||||||
|
(line (pt 0 8)(pt 52 8))
|
||||||
|
(line (pt 52 4)(pt 78 4))
|
||||||
|
(line (pt 52 12)(pt 78 12))
|
||||||
|
(line (pt 52 12)(pt 52 4))
|
||||||
|
(line (pt 78 4)(pt 82 8))
|
||||||
|
(line (pt 82 8)(pt 78 12))
|
||||||
|
(line (pt 78 12)(pt 82 8))
|
||||||
|
)
|
||||||
|
(annotation_block (location)(rect 824 384 880 400))
|
||||||
|
)
|
||||||
|
(pin
|
||||||
|
(output)
|
||||||
|
(rect 648 384 824 400)
|
||||||
|
(text "OUTPUT" (rect 1 0 41 10)(font "Arial" (font_size 6)))
|
||||||
|
(text "LEDR[14]" (rect 90 0 138 13)(font "Intel Clear" ))
|
||||||
|
(pt 0 8)
|
||||||
|
(drawing
|
||||||
|
(line (pt 0 8)(pt 52 8))
|
||||||
|
(line (pt 52 4)(pt 78 4))
|
||||||
|
(line (pt 52 12)(pt 78 12))
|
||||||
|
(line (pt 52 12)(pt 52 4))
|
||||||
|
(line (pt 78 4)(pt 82 8))
|
||||||
|
(line (pt 82 8)(pt 78 12))
|
||||||
|
(line (pt 78 12)(pt 82 8))
|
||||||
|
)
|
||||||
|
(annotation_block (location)(rect 824 400 880 416))
|
||||||
|
)
|
||||||
|
(pin
|
||||||
|
(output)
|
||||||
|
(rect 648 200 824 216)
|
||||||
|
(text "OUTPUT" (rect 1 0 41 10)(font "Arial" (font_size 6)))
|
||||||
|
(text "LEDR[4]" (rect 90 0 132 13)(font "Intel Clear" ))
|
||||||
|
(pt 0 8)
|
||||||
|
(drawing
|
||||||
|
(line (pt 0 8)(pt 52 8))
|
||||||
|
(line (pt 52 4)(pt 78 4))
|
||||||
|
(line (pt 52 12)(pt 78 12))
|
||||||
|
(line (pt 52 12)(pt 52 4))
|
||||||
|
(line (pt 78 4)(pt 82 8))
|
||||||
|
(line (pt 82 8)(pt 78 12))
|
||||||
|
(line (pt 78 12)(pt 82 8))
|
||||||
|
)
|
||||||
|
(annotation_block (location)(rect 824 216 880 232))
|
||||||
|
)
|
||||||
|
(pin
|
||||||
|
(output)
|
||||||
|
(rect 488 288 664 304)
|
||||||
|
(text "OUTPUT" (rect 1 0 41 10)(font "Arial" (font_size 6)))
|
||||||
|
(text "LEDR[9..5]" (rect 90 0 144 11)(font "Arial" ))
|
||||||
|
(pt 0 8)
|
||||||
|
(drawing
|
||||||
|
(line (pt 0 8)(pt 52 8))
|
||||||
|
(line (pt 52 4)(pt 78 4))
|
||||||
|
(line (pt 52 12)(pt 78 12))
|
||||||
|
(line (pt 52 12)(pt 52 4))
|
||||||
|
(line (pt 78 4)(pt 82 8))
|
||||||
|
(line (pt 82 8)(pt 78 12))
|
||||||
|
(line (pt 78 12)(pt 82 8))
|
||||||
|
)
|
||||||
|
(annotation_block (location)(rect 664 304 720 320))
|
||||||
|
)
|
||||||
|
(symbol
|
||||||
|
(rect 488 160 640 272)
|
||||||
|
(text "Adder4" (rect 5 0 42 11)(font "Arial" ))
|
||||||
|
(text "Adder4Demo" (rect 8 96 74 107)(font "Arial" ))
|
||||||
|
(port
|
||||||
|
(pt 0 32)
|
||||||
|
(input)
|
||||||
|
(text "a[3..0]" (rect 0 0 30 11)(font "Arial" ))
|
||||||
|
(text "a[3..0]" (rect 21 27 51 38)(font "Arial" ))
|
||||||
|
(line (pt 0 32)(pt 16 32)(line_width 3))
|
||||||
|
)
|
||||||
|
(port
|
||||||
|
(pt 0 48)
|
||||||
|
(input)
|
||||||
|
(text "b[3..0]" (rect 0 0 30 11)(font "Arial" ))
|
||||||
|
(text "b[3..0]" (rect 21 43 51 54)(font "Arial" ))
|
||||||
|
(line (pt 0 48)(pt 16 48)(line_width 3))
|
||||||
|
)
|
||||||
|
(port
|
||||||
|
(pt 0 64)
|
||||||
|
(input)
|
||||||
|
(text "cin" (rect 0 0 15 11)(font "Arial" ))
|
||||||
|
(text "cin" (rect 21 59 36 70)(font "Arial" ))
|
||||||
|
(line (pt 0 64)(pt 16 64))
|
||||||
|
)
|
||||||
|
(port
|
||||||
|
(pt 152 32)
|
||||||
|
(output)
|
||||||
|
(text "s[3..0]" (rect 0 0 30 11)(font "Arial" ))
|
||||||
|
(text "s[3..0]" (rect 106 27 136 38)(font "Arial" ))
|
||||||
|
(line (pt 152 32)(pt 136 32)(line_width 3))
|
||||||
|
)
|
||||||
|
(port
|
||||||
|
(pt 152 48)
|
||||||
|
(output)
|
||||||
|
(text "cout" (rect 0 0 22 11)(font "Arial" ))
|
||||||
|
(text "cout" (rect 113 43 135 54)(font "Arial" ))
|
||||||
|
(line (pt 152 48)(pt 136 48))
|
||||||
|
)
|
||||||
|
(drawing
|
||||||
|
(rectangle (rect 16 16 136 96))
|
||||||
|
)
|
||||||
|
)
|
||||||
|
(symbol
|
||||||
|
(rect 488 344 640 456)
|
||||||
|
(text "AddSub4" (rect 5 0 52 11)(font "Arial" ))
|
||||||
|
(text "AddSub4Demo" (rect 8 96 84 107)(font "Arial" ))
|
||||||
|
(port
|
||||||
|
(pt 0 32)
|
||||||
|
(input)
|
||||||
|
(text "a[3..0]" (rect 0 0 30 11)(font "Arial" ))
|
||||||
|
(text "a[3..0]" (rect 21 27 51 38)(font "Arial" ))
|
||||||
|
(line (pt 0 32)(pt 16 32)(line_width 3))
|
||||||
|
)
|
||||||
|
(port
|
||||||
|
(pt 0 48)
|
||||||
|
(input)
|
||||||
|
(text "b[3..0]" (rect 0 0 30 11)(font "Arial" ))
|
||||||
|
(text "b[3..0]" (rect 21 43 51 54)(font "Arial" ))
|
||||||
|
(line (pt 0 48)(pt 16 48)(line_width 3))
|
||||||
|
)
|
||||||
|
(port
|
||||||
|
(pt 0 64)
|
||||||
|
(input)
|
||||||
|
(text "sub" (rect 0 0 20 11)(font "Arial" ))
|
||||||
|
(text "sub" (rect 21 59 41 70)(font "Arial" ))
|
||||||
|
(line (pt 0 64)(pt 16 64))
|
||||||
|
)
|
||||||
|
(port
|
||||||
|
(pt 152 32)
|
||||||
|
(output)
|
||||||
|
(text "s[3..0]" (rect 0 0 30 11)(font "Arial" ))
|
||||||
|
(text "s[3..0]" (rect 106 27 136 38)(font "Arial" ))
|
||||||
|
(line (pt 152 32)(pt 136 32)(line_width 3))
|
||||||
|
)
|
||||||
|
(port
|
||||||
|
(pt 152 48)
|
||||||
|
(output)
|
||||||
|
(text "cout" (rect 0 0 22 11)(font "Arial" ))
|
||||||
|
(text "cout" (rect 113 43 135 54)(font "Arial" ))
|
||||||
|
(line (pt 152 48)(pt 136 48))
|
||||||
|
)
|
||||||
|
(drawing
|
||||||
|
(rectangle (rect 16 16 136 96))
|
||||||
|
)
|
||||||
|
)
|
||||||
|
(symbol
|
||||||
|
(rect 448 240 480 272)
|
||||||
|
(text "GND" (rect 8 16 30 26)(font "Arial" (font_size 6)))
|
||||||
|
(text "Ground1" (rect 3 21 47 32)(font "Arial" )(invisible))
|
||||||
|
(port
|
||||||
|
(pt 16 0)
|
||||||
|
(output)
|
||||||
|
(text "1" (rect 18 0 26 11)(font "Courier New" (bold))(invisible))
|
||||||
|
(text "1" (rect 18 0 26 11)(font "Courier New" (bold))(invisible))
|
||||||
|
(line (pt 16 8)(pt 16 0))
|
||||||
|
)
|
||||||
|
(drawing
|
||||||
|
(line (pt 8 8)(pt 16 16))
|
||||||
|
(line (pt 16 16)(pt 24 8))
|
||||||
|
(line (pt 8 8)(pt 24 8))
|
||||||
|
)
|
||||||
|
)
|
||||||
|
(symbol
|
||||||
|
(rect 464 304 496 336)
|
||||||
|
(text "GND" (rect 8 16 30 26)(font "Arial" (font_size 6)))
|
||||||
|
(text "Ground2" (rect 3 21 47 32)(font "Arial" )(invisible))
|
||||||
|
(port
|
||||||
|
(pt 16 0)
|
||||||
|
(output)
|
||||||
|
(text "1" (rect 18 0 26 11)(font "Courier New" (bold))(invisible))
|
||||||
|
(text "1" (rect 18 0 26 11)(font "Courier New" (bold))(invisible))
|
||||||
|
(line (pt 16 8)(pt 16 0))
|
||||||
|
)
|
||||||
|
(drawing
|
||||||
|
(line (pt 8 8)(pt 16 16))
|
||||||
|
(line (pt 16 16)(pt 24 8))
|
||||||
|
(line (pt 8 8)(pt 24 8))
|
||||||
|
)
|
||||||
|
)
|
||||||
|
(connector
|
||||||
|
(pt 488 192)
|
||||||
|
(pt 480 192)
|
||||||
|
(bus)
|
||||||
|
)
|
||||||
|
(connector
|
||||||
|
(pt 488 208)
|
||||||
|
(pt 480 208)
|
||||||
|
(bus)
|
||||||
|
)
|
||||||
|
(connector
|
||||||
|
(pt 640 192)
|
||||||
|
(pt 648 192)
|
||||||
|
(bus)
|
||||||
|
)
|
||||||
|
(connector
|
||||||
|
(pt 640 208)
|
||||||
|
(pt 648 208)
|
||||||
|
)
|
||||||
|
(connector
|
||||||
|
(pt 464 240)
|
||||||
|
(pt 464 224)
|
||||||
|
)
|
||||||
|
(connector
|
||||||
|
(pt 464 224)
|
||||||
|
(pt 488 224)
|
||||||
|
)
|
||||||
|
(connector
|
||||||
|
(pt 640 376)
|
||||||
|
(pt 648 376)
|
||||||
|
(bus)
|
||||||
|
)
|
||||||
|
(connector
|
||||||
|
(pt 640 392)
|
||||||
|
(pt 648 392)
|
||||||
|
)
|
||||||
|
(connector
|
||||||
|
(pt 488 376)
|
||||||
|
(pt 480 376)
|
||||||
|
(bus)
|
||||||
|
)
|
||||||
|
(connector
|
||||||
|
(pt 488 392)
|
||||||
|
(pt 480 392)
|
||||||
|
(bus)
|
||||||
|
)
|
||||||
|
(connector
|
||||||
|
(pt 488 408)
|
||||||
|
(pt 480 408)
|
||||||
|
)
|
||||||
|
(connector
|
||||||
|
(pt 480 304)
|
||||||
|
(pt 480 296)
|
||||||
|
)
|
||||||
|
(connector
|
||||||
|
(pt 488 296)
|
||||||
|
(pt 480 296)
|
||||||
|
(bus)
|
||||||
|
)
|
|
@ -0,0 +1,31 @@
|
||||||
|
# -------------------------------------------------------------------------- #
|
||||||
|
#
|
||||||
|
# Copyright (C) 2020 Intel Corporation. All rights reserved.
|
||||||
|
# Your use of Intel Corporation's design tools, logic functions
|
||||||
|
# and other software and tools, and any partner logic
|
||||||
|
# functions, and any output files from any of the foregoing
|
||||||
|
# (including device programming or simulation files), and any
|
||||||
|
# associated documentation or information are expressly subject
|
||||||
|
# to the terms and conditions of the Intel Program License
|
||||||
|
# Subscription Agreement, the Intel Quartus Prime License Agreement,
|
||||||
|
# the Intel FPGA IP License Agreement, or other applicable license
|
||||||
|
# agreement, including, without limitation, that your use is for
|
||||||
|
# the sole purpose of programming logic devices manufactured by
|
||||||
|
# Intel and sold by Intel or its authorized distributors. Please
|
||||||
|
# refer to the applicable agreement for further details, at
|
||||||
|
# https://fpgasoftware.intel.com/eula.
|
||||||
|
#
|
||||||
|
# -------------------------------------------------------------------------- #
|
||||||
|
#
|
||||||
|
# Quartus Prime
|
||||||
|
# Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition
|
||||||
|
# Date created = 10:31:52 March 08, 2023
|
||||||
|
#
|
||||||
|
# -------------------------------------------------------------------------- #
|
||||||
|
|
||||||
|
QUARTUS_VERSION = "20.1"
|
||||||
|
DATE = "10:31:52 March 08, 2023"
|
||||||
|
|
||||||
|
# Revisions
|
||||||
|
|
||||||
|
PROJECT_REVISION = "AdderDemo"
|
|
@ -0,0 +1,585 @@
|
||||||
|
# -------------------------------------------------------------------------- #
|
||||||
|
#
|
||||||
|
# Copyright (C) 2020 Intel Corporation. All rights reserved.
|
||||||
|
# Your use of Intel Corporation's design tools, logic functions
|
||||||
|
# and other software and tools, and any partner logic
|
||||||
|
# functions, and any output files from any of the foregoing
|
||||||
|
# (including device programming or simulation files), and any
|
||||||
|
# associated documentation or information are expressly subject
|
||||||
|
# to the terms and conditions of the Intel Program License
|
||||||
|
# Subscription Agreement, the Intel Quartus Prime License Agreement,
|
||||||
|
# the Intel FPGA IP License Agreement, or other applicable license
|
||||||
|
# agreement, including, without limitation, that your use is for
|
||||||
|
# the sole purpose of programming logic devices manufactured by
|
||||||
|
# Intel and sold by Intel or its authorized distributors. Please
|
||||||
|
# refer to the applicable agreement for further details, at
|
||||||
|
# https://fpgasoftware.intel.com/eula.
|
||||||
|
#
|
||||||
|
# -------------------------------------------------------------------------- #
|
||||||
|
#
|
||||||
|
# Quartus Prime
|
||||||
|
# Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition
|
||||||
|
# Date created = 10:31:52 March 08, 2023
|
||||||
|
#
|
||||||
|
# -------------------------------------------------------------------------- #
|
||||||
|
#
|
||||||
|
# Notes:
|
||||||
|
#
|
||||||
|
# 1) The default values for assignments are stored in the file:
|
||||||
|
# AdderDemo_assignment_defaults.qdf
|
||||||
|
# If this file doesn't exist, see file:
|
||||||
|
# assignment_defaults.qdf
|
||||||
|
#
|
||||||
|
# 2) Altera recommends that you do not modify this file. This
|
||||||
|
# file is updated automatically by the Quartus Prime software
|
||||||
|
# and any changes you make may be lost or overwritten.
|
||||||
|
#
|
||||||
|
# -------------------------------------------------------------------------- #
|
||||||
|
|
||||||
|
|
||||||
|
set_global_assignment -name FAMILY "Cyclone IV E"
|
||||||
|
set_global_assignment -name DEVICE EP4CE115F29C7
|
||||||
|
set_global_assignment -name TOP_LEVEL_ENTITY AdderDemo
|
||||||
|
set_global_assignment -name ORIGINAL_QUARTUS_VERSION 20.1.1
|
||||||
|
set_global_assignment -name PROJECT_CREATION_TIME_DATE "10:31:52 MARCH 08, 2023"
|
||||||
|
set_global_assignment -name LAST_QUARTUS_VERSION "20.1.1 Lite Edition"
|
||||||
|
set_global_assignment -name PROJECT_OUTPUT_DIRECTORY output_files
|
||||||
|
set_global_assignment -name MIN_CORE_JUNCTION_TEMP 0
|
||||||
|
set_global_assignment -name MAX_CORE_JUNCTION_TEMP 85
|
||||||
|
set_global_assignment -name ERROR_CHECK_FREQUENCY_DIVISOR 1
|
||||||
|
set_global_assignment -name NOMINAL_CORE_SUPPLY_VOLTAGE 1.2V
|
||||||
|
set_global_assignment -name EDA_SIMULATION_TOOL "ModelSim-Altera (VHDL)"
|
||||||
|
set_global_assignment -name EDA_TIME_SCALE "1 ps" -section_id eda_simulation
|
||||||
|
set_global_assignment -name EDA_OUTPUT_DATA_FORMAT VHDL -section_id eda_simulation
|
||||||
|
set_global_assignment -name EDA_GENERATE_FUNCTIONAL_NETLIST OFF -section_id eda_board_design_timing
|
||||||
|
set_global_assignment -name EDA_GENERATE_FUNCTIONAL_NETLIST OFF -section_id eda_board_design_symbol
|
||||||
|
set_global_assignment -name EDA_GENERATE_FUNCTIONAL_NETLIST OFF -section_id eda_board_design_signal_integrity
|
||||||
|
set_global_assignment -name EDA_GENERATE_FUNCTIONAL_NETLIST OFF -section_id eda_board_design_boundary_scan
|
||||||
|
set_global_assignment -name VHDL_FILE FullAdder.vhd
|
||||||
|
set_global_assignment -name VHDL_FILE Adder4.vhd
|
||||||
|
set_global_assignment -name VECTOR_WAVEFORM_FILE Adder4.vwf
|
||||||
|
set_global_assignment -name BDF_FILE AdderDemo.bdf
|
||||||
|
set_global_assignment -name PARTITION_NETLIST_TYPE SOURCE -section_id Top
|
||||||
|
set_global_assignment -name PARTITION_FITTER_PRESERVATION_LEVEL PLACEMENT_AND_ROUTING -section_id Top
|
||||||
|
set_global_assignment -name PARTITION_COLOR 16764057 -section_id Top
|
||||||
|
set_location_assignment PIN_Y2 -to CLOCK_50
|
||||||
|
set_location_assignment PIN_AG14 -to CLOCK2_50
|
||||||
|
set_location_assignment PIN_AG15 -to CLOCK3_50
|
||||||
|
set_location_assignment PIN_AH14 -to SMA_CLKIN
|
||||||
|
set_location_assignment PIN_AE23 -to SMA_CLKOUT
|
||||||
|
set_location_assignment PIN_M23 -to KEY[0]
|
||||||
|
set_location_assignment PIN_M21 -to KEY[1]
|
||||||
|
set_location_assignment PIN_N21 -to KEY[2]
|
||||||
|
set_location_assignment PIN_R24 -to KEY[3]
|
||||||
|
set_location_assignment PIN_AB28 -to SW[0]
|
||||||
|
set_location_assignment PIN_AC28 -to SW[1]
|
||||||
|
set_location_assignment PIN_AC27 -to SW[2]
|
||||||
|
set_location_assignment PIN_AD27 -to SW[3]
|
||||||
|
set_location_assignment PIN_AB27 -to SW[4]
|
||||||
|
set_location_assignment PIN_AC26 -to SW[5]
|
||||||
|
set_location_assignment PIN_AD26 -to SW[6]
|
||||||
|
set_location_assignment PIN_AB26 -to SW[7]
|
||||||
|
set_location_assignment PIN_AC25 -to SW[8]
|
||||||
|
set_location_assignment PIN_AB25 -to SW[9]
|
||||||
|
set_location_assignment PIN_AC24 -to SW[10]
|
||||||
|
set_location_assignment PIN_AB24 -to SW[11]
|
||||||
|
set_location_assignment PIN_AB23 -to SW[12]
|
||||||
|
set_location_assignment PIN_AA24 -to SW[13]
|
||||||
|
set_location_assignment PIN_AA23 -to SW[14]
|
||||||
|
set_location_assignment PIN_AA22 -to SW[15]
|
||||||
|
set_location_assignment PIN_Y24 -to SW[16]
|
||||||
|
set_location_assignment PIN_Y23 -to SW[17]
|
||||||
|
set_location_assignment PIN_G19 -to LEDR[0]
|
||||||
|
set_location_assignment PIN_F19 -to LEDR[1]
|
||||||
|
set_location_assignment PIN_E19 -to LEDR[2]
|
||||||
|
set_location_assignment PIN_F21 -to LEDR[3]
|
||||||
|
set_location_assignment PIN_F18 -to LEDR[4]
|
||||||
|
set_location_assignment PIN_E18 -to LEDR[5]
|
||||||
|
set_location_assignment PIN_J19 -to LEDR[6]
|
||||||
|
set_location_assignment PIN_H19 -to LEDR[7]
|
||||||
|
set_location_assignment PIN_J17 -to LEDR[8]
|
||||||
|
set_location_assignment PIN_G17 -to LEDR[9]
|
||||||
|
set_location_assignment PIN_J15 -to LEDR[10]
|
||||||
|
set_location_assignment PIN_H16 -to LEDR[11]
|
||||||
|
set_location_assignment PIN_J16 -to LEDR[12]
|
||||||
|
set_location_assignment PIN_H17 -to LEDR[13]
|
||||||
|
set_location_assignment PIN_F15 -to LEDR[14]
|
||||||
|
set_location_assignment PIN_G15 -to LEDR[15]
|
||||||
|
set_location_assignment PIN_G16 -to LEDR[16]
|
||||||
|
set_location_assignment PIN_H15 -to LEDR[17]
|
||||||
|
set_location_assignment PIN_E21 -to LEDG[0]
|
||||||
|
set_location_assignment PIN_E22 -to LEDG[1]
|
||||||
|
set_location_assignment PIN_E25 -to LEDG[2]
|
||||||
|
set_location_assignment PIN_E24 -to LEDG[3]
|
||||||
|
set_location_assignment PIN_H21 -to LEDG[4]
|
||||||
|
set_location_assignment PIN_G20 -to LEDG[5]
|
||||||
|
set_location_assignment PIN_G22 -to LEDG[6]
|
||||||
|
set_location_assignment PIN_G21 -to LEDG[7]
|
||||||
|
set_location_assignment PIN_F17 -to LEDG[8]
|
||||||
|
set_location_assignment PIN_G18 -to HEX0[0]
|
||||||
|
set_location_assignment PIN_F22 -to HEX0[1]
|
||||||
|
set_location_assignment PIN_E17 -to HEX0[2]
|
||||||
|
set_location_assignment PIN_L26 -to HEX0[3]
|
||||||
|
set_location_assignment PIN_L25 -to HEX0[4]
|
||||||
|
set_location_assignment PIN_J22 -to HEX0[5]
|
||||||
|
set_location_assignment PIN_H22 -to HEX0[6]
|
||||||
|
set_location_assignment PIN_M24 -to HEX1[0]
|
||||||
|
set_location_assignment PIN_Y22 -to HEX1[1]
|
||||||
|
set_location_assignment PIN_W21 -to HEX1[2]
|
||||||
|
set_location_assignment PIN_W22 -to HEX1[3]
|
||||||
|
set_location_assignment PIN_W25 -to HEX1[4]
|
||||||
|
set_location_assignment PIN_U23 -to HEX1[5]
|
||||||
|
set_location_assignment PIN_U24 -to HEX1[6]
|
||||||
|
set_location_assignment PIN_AA25 -to HEX2[0]
|
||||||
|
set_location_assignment PIN_AA26 -to HEX2[1]
|
||||||
|
set_location_assignment PIN_Y25 -to HEX2[2]
|
||||||
|
set_location_assignment PIN_W26 -to HEX2[3]
|
||||||
|
set_location_assignment PIN_Y26 -to HEX2[4]
|
||||||
|
set_location_assignment PIN_W27 -to HEX2[5]
|
||||||
|
set_location_assignment PIN_W28 -to HEX2[6]
|
||||||
|
set_location_assignment PIN_V21 -to HEX3[0]
|
||||||
|
set_location_assignment PIN_U21 -to HEX3[1]
|
||||||
|
set_location_assignment PIN_AB20 -to HEX3[2]
|
||||||
|
set_location_assignment PIN_AA21 -to HEX3[3]
|
||||||
|
set_location_assignment PIN_AD24 -to HEX3[4]
|
||||||
|
set_location_assignment PIN_AF23 -to HEX3[5]
|
||||||
|
set_location_assignment PIN_Y19 -to HEX3[6]
|
||||||
|
set_location_assignment PIN_AB19 -to HEX4[0]
|
||||||
|
set_location_assignment PIN_AA19 -to HEX4[1]
|
||||||
|
set_location_assignment PIN_AG21 -to HEX4[2]
|
||||||
|
set_location_assignment PIN_AH21 -to HEX4[3]
|
||||||
|
set_location_assignment PIN_AE19 -to HEX4[4]
|
||||||
|
set_location_assignment PIN_AF19 -to HEX4[5]
|
||||||
|
set_location_assignment PIN_AE18 -to HEX4[6]
|
||||||
|
set_location_assignment PIN_AD18 -to HEX5[0]
|
||||||
|
set_location_assignment PIN_AC18 -to HEX5[1]
|
||||||
|
set_location_assignment PIN_AB18 -to HEX5[2]
|
||||||
|
set_location_assignment PIN_AH19 -to HEX5[3]
|
||||||
|
set_location_assignment PIN_AG19 -to HEX5[4]
|
||||||
|
set_location_assignment PIN_AF18 -to HEX5[5]
|
||||||
|
set_location_assignment PIN_AH18 -to HEX5[6]
|
||||||
|
set_location_assignment PIN_AA17 -to HEX6[0]
|
||||||
|
set_location_assignment PIN_AB16 -to HEX6[1]
|
||||||
|
set_location_assignment PIN_AA16 -to HEX6[2]
|
||||||
|
set_location_assignment PIN_AB17 -to HEX6[3]
|
||||||
|
set_location_assignment PIN_AB15 -to HEX6[4]
|
||||||
|
set_location_assignment PIN_AA15 -to HEX6[5]
|
||||||
|
set_location_assignment PIN_AC17 -to HEX6[6]
|
||||||
|
set_location_assignment PIN_AD17 -to HEX7[0]
|
||||||
|
set_location_assignment PIN_AE17 -to HEX7[1]
|
||||||
|
set_location_assignment PIN_AG17 -to HEX7[2]
|
||||||
|
set_location_assignment PIN_AH17 -to HEX7[3]
|
||||||
|
set_location_assignment PIN_AF17 -to HEX7[4]
|
||||||
|
set_location_assignment PIN_AG18 -to HEX7[5]
|
||||||
|
set_location_assignment PIN_AA14 -to HEX7[6]
|
||||||
|
set_location_assignment PIN_L3 -to LCD_DATA[0]
|
||||||
|
set_location_assignment PIN_L1 -to LCD_DATA[1]
|
||||||
|
set_location_assignment PIN_L2 -to LCD_DATA[2]
|
||||||
|
set_location_assignment PIN_K7 -to LCD_DATA[3]
|
||||||
|
set_location_assignment PIN_K1 -to LCD_DATA[4]
|
||||||
|
set_location_assignment PIN_K2 -to LCD_DATA[5]
|
||||||
|
set_location_assignment PIN_M3 -to LCD_DATA[6]
|
||||||
|
set_location_assignment PIN_M5 -to LCD_DATA[7]
|
||||||
|
set_location_assignment PIN_L6 -to LCD_BLON
|
||||||
|
set_location_assignment PIN_M1 -to LCD_RW
|
||||||
|
set_location_assignment PIN_L4 -to LCD_EN
|
||||||
|
set_location_assignment PIN_M2 -to LCD_RS
|
||||||
|
set_location_assignment PIN_L5 -to LCD_ON
|
||||||
|
set_location_assignment PIN_G9 -to UART_TXD
|
||||||
|
set_location_assignment PIN_G12 -to UART_RXD
|
||||||
|
set_location_assignment PIN_G14 -to UART_CTS
|
||||||
|
set_location_assignment PIN_J13 -to UART_RTS
|
||||||
|
set_location_assignment PIN_G6 -to PS2_CLK
|
||||||
|
set_location_assignment PIN_H5 -to PS2_DAT
|
||||||
|
set_location_assignment PIN_G5 -to PS2_CLK2
|
||||||
|
set_location_assignment PIN_F5 -to PS2_DAT2
|
||||||
|
set_location_assignment PIN_AE13 -to SD_CLK
|
||||||
|
set_location_assignment PIN_AD14 -to SD_CMD
|
||||||
|
set_location_assignment PIN_AF14 -to SD_WP_N
|
||||||
|
set_location_assignment PIN_AE14 -to SD_DAT[0]
|
||||||
|
set_location_assignment PIN_AF13 -to SD_DAT[1]
|
||||||
|
set_location_assignment PIN_AB14 -to SD_DAT[2]
|
||||||
|
set_location_assignment PIN_AC14 -to SD_DAT[3]
|
||||||
|
set_location_assignment PIN_G13 -to VGA_HS
|
||||||
|
set_location_assignment PIN_C13 -to VGA_VS
|
||||||
|
set_location_assignment PIN_C10 -to VGA_SYNC_N
|
||||||
|
set_location_assignment PIN_A12 -to VGA_CLK
|
||||||
|
set_location_assignment PIN_F11 -to VGA_BLANK_N
|
||||||
|
set_location_assignment PIN_E12 -to VGA_R[0]
|
||||||
|
set_location_assignment PIN_E11 -to VGA_R[1]
|
||||||
|
set_location_assignment PIN_D10 -to VGA_R[2]
|
||||||
|
set_location_assignment PIN_F12 -to VGA_R[3]
|
||||||
|
set_location_assignment PIN_G10 -to VGA_R[4]
|
||||||
|
set_location_assignment PIN_J12 -to VGA_R[5]
|
||||||
|
set_location_assignment PIN_H8 -to VGA_R[6]
|
||||||
|
set_location_assignment PIN_H10 -to VGA_R[7]
|
||||||
|
set_location_assignment PIN_G8 -to VGA_G[0]
|
||||||
|
set_location_assignment PIN_G11 -to VGA_G[1]
|
||||||
|
set_location_assignment PIN_F8 -to VGA_G[2]
|
||||||
|
set_location_assignment PIN_H12 -to VGA_G[3]
|
||||||
|
set_location_assignment PIN_C8 -to VGA_G[4]
|
||||||
|
set_location_assignment PIN_B8 -to VGA_G[5]
|
||||||
|
set_location_assignment PIN_F10 -to VGA_G[6]
|
||||||
|
set_location_assignment PIN_C9 -to VGA_G[7]
|
||||||
|
set_location_assignment PIN_B10 -to VGA_B[0]
|
||||||
|
set_location_assignment PIN_A10 -to VGA_B[1]
|
||||||
|
set_location_assignment PIN_C11 -to VGA_B[2]
|
||||||
|
set_location_assignment PIN_B11 -to VGA_B[3]
|
||||||
|
set_location_assignment PIN_A11 -to VGA_B[4]
|
||||||
|
set_location_assignment PIN_C12 -to VGA_B[5]
|
||||||
|
set_location_assignment PIN_D11 -to VGA_B[6]
|
||||||
|
set_location_assignment PIN_D12 -to VGA_B[7]
|
||||||
|
set_location_assignment PIN_C2 -to AUD_ADCLRCK
|
||||||
|
set_location_assignment PIN_D2 -to AUD_ADCDAT
|
||||||
|
set_location_assignment PIN_E3 -to AUD_DACLRCK
|
||||||
|
set_location_assignment PIN_D1 -to AUD_DACDAT
|
||||||
|
set_location_assignment PIN_E1 -to AUD_XCK
|
||||||
|
set_location_assignment PIN_F2 -to AUD_BCLK
|
||||||
|
set_location_assignment PIN_D14 -to EEP_I2C_SCLK
|
||||||
|
set_location_assignment PIN_E14 -to EEP_I2C_SDAT
|
||||||
|
set_location_assignment PIN_B7 -to I2C_SCLK
|
||||||
|
set_location_assignment PIN_A8 -to I2C_SDAT
|
||||||
|
set_location_assignment PIN_A14 -to ENETCLK_25
|
||||||
|
set_location_assignment PIN_C14 -to ENET0_LINK100
|
||||||
|
set_location_assignment PIN_A17 -to ENET0_GTX_CLK
|
||||||
|
set_location_assignment PIN_C19 -to ENET0_RST_N
|
||||||
|
set_location_assignment PIN_C20 -to ENET0_MDC
|
||||||
|
set_location_assignment PIN_B21 -to ENET0_MDIO
|
||||||
|
set_location_assignment PIN_A21 -to ENET0_INT_N
|
||||||
|
set_location_assignment PIN_C18 -to ENET0_TX_DATA[0]
|
||||||
|
set_location_assignment PIN_D19 -to ENET0_TX_DATA[1]
|
||||||
|
set_location_assignment PIN_A19 -to ENET0_TX_DATA[2]
|
||||||
|
set_location_assignment PIN_B19 -to ENET0_TX_DATA[3]
|
||||||
|
set_location_assignment PIN_B17 -to ENET0_TX_CLK
|
||||||
|
set_location_assignment PIN_A18 -to ENET0_TX_EN
|
||||||
|
set_location_assignment PIN_B18 -to ENET0_TX_ER
|
||||||
|
set_location_assignment PIN_C16 -to ENET0_RX_DATA[0]
|
||||||
|
set_location_assignment PIN_D16 -to ENET0_RX_DATA[1]
|
||||||
|
set_location_assignment PIN_D17 -to ENET0_RX_DATA[2]
|
||||||
|
set_location_assignment PIN_C15 -to ENET0_RX_DATA[3]
|
||||||
|
set_location_assignment PIN_A15 -to ENET0_RX_CLK
|
||||||
|
set_location_assignment PIN_C17 -to ENET0_RX_DV
|
||||||
|
set_location_assignment PIN_D18 -to ENET0_RX_ER
|
||||||
|
set_location_assignment PIN_D15 -to ENET0_RX_CRS
|
||||||
|
set_location_assignment PIN_E15 -to ENET0_RX_COL
|
||||||
|
set_location_assignment PIN_D13 -to ENET1_LINK100
|
||||||
|
set_location_assignment PIN_C23 -to ENET1_GTX_CLK
|
||||||
|
set_location_assignment PIN_D22 -to ENET1_RST_N
|
||||||
|
set_location_assignment PIN_D23 -to ENET1_MDC
|
||||||
|
set_location_assignment PIN_D25 -to ENET1_MDIO
|
||||||
|
set_location_assignment PIN_D24 -to ENET1_INT_N
|
||||||
|
set_location_assignment PIN_C25 -to ENET1_TX_DATA[0]
|
||||||
|
set_location_assignment PIN_A26 -to ENET1_TX_DATA[1]
|
||||||
|
set_location_assignment PIN_B26 -to ENET1_TX_DATA[2]
|
||||||
|
set_location_assignment PIN_C26 -to ENET1_TX_DATA[3]
|
||||||
|
set_location_assignment PIN_C22 -to ENET1_TX_CLK
|
||||||
|
set_location_assignment PIN_B25 -to ENET1_TX_EN
|
||||||
|
set_location_assignment PIN_A25 -to ENET1_TX_ER
|
||||||
|
set_location_assignment PIN_B23 -to ENET1_RX_DATA[0]
|
||||||
|
set_location_assignment PIN_C21 -to ENET1_RX_DATA[1]
|
||||||
|
set_location_assignment PIN_A23 -to ENET1_RX_DATA[2]
|
||||||
|
set_location_assignment PIN_D21 -to ENET1_RX_DATA[3]
|
||||||
|
set_location_assignment PIN_B15 -to ENET1_RX_CLK
|
||||||
|
set_location_assignment PIN_A22 -to ENET1_RX_DV
|
||||||
|
set_location_assignment PIN_C24 -to ENET1_RX_ER
|
||||||
|
set_location_assignment PIN_D20 -to ENET1_RX_CRS
|
||||||
|
set_location_assignment PIN_B22 -to ENET1_RX_COL
|
||||||
|
set_location_assignment PIN_E5 -to TD_HS
|
||||||
|
set_location_assignment PIN_E4 -to TD_VS
|
||||||
|
set_location_assignment PIN_B14 -to TD_CLK27
|
||||||
|
set_location_assignment PIN_G7 -to TD_RESET_N
|
||||||
|
set_location_assignment PIN_E8 -to TD_DATA[0]
|
||||||
|
set_location_assignment PIN_A7 -to TD_DATA[1]
|
||||||
|
set_location_assignment PIN_D8 -to TD_DATA[2]
|
||||||
|
set_location_assignment PIN_C7 -to TD_DATA[3]
|
||||||
|
set_location_assignment PIN_D7 -to TD_DATA[4]
|
||||||
|
set_location_assignment PIN_D6 -to TD_DATA[5]
|
||||||
|
set_location_assignment PIN_E7 -to TD_DATA[6]
|
||||||
|
set_location_assignment PIN_F7 -to TD_DATA[7]
|
||||||
|
set_location_assignment PIN_J6 -to OTG_DATA[0]
|
||||||
|
set_location_assignment PIN_K4 -to OTG_DATA[1]
|
||||||
|
set_location_assignment PIN_J5 -to OTG_DATA[2]
|
||||||
|
set_location_assignment PIN_K3 -to OTG_DATA[3]
|
||||||
|
set_location_assignment PIN_J4 -to OTG_DATA[4]
|
||||||
|
set_location_assignment PIN_J3 -to OTG_DATA[5]
|
||||||
|
set_location_assignment PIN_J7 -to OTG_DATA[6]
|
||||||
|
set_location_assignment PIN_H6 -to OTG_DATA[7]
|
||||||
|
set_location_assignment PIN_H3 -to OTG_DATA[8]
|
||||||
|
set_location_assignment PIN_H4 -to OTG_DATA[9]
|
||||||
|
set_location_assignment PIN_G1 -to OTG_DATA[10]
|
||||||
|
set_location_assignment PIN_G2 -to OTG_DATA[11]
|
||||||
|
set_location_assignment PIN_G3 -to OTG_DATA[12]
|
||||||
|
set_location_assignment PIN_F1 -to OTG_DATA[13]
|
||||||
|
set_location_assignment PIN_F3 -to OTG_DATA[14]
|
||||||
|
set_location_assignment PIN_G4 -to OTG_DATA[15]
|
||||||
|
set_location_assignment PIN_H7 -to OTG_ADDR[0]
|
||||||
|
set_location_assignment PIN_C3 -to OTG_ADDR[1]
|
||||||
|
set_location_assignment PIN_J1 -to OTG_DREQ[0]
|
||||||
|
set_location_assignment PIN_A3 -to OTG_CS_N
|
||||||
|
set_location_assignment PIN_A4 -to OTG_WR_N
|
||||||
|
set_location_assignment PIN_B3 -to OTG_RD_N
|
||||||
|
set_location_assignment PIN_D5 -to OTG_INT
|
||||||
|
set_location_assignment PIN_C5 -to OTG_RST_N
|
||||||
|
set_location_assignment PIN_Y15 -to IRDA_RXD
|
||||||
|
set_location_assignment PIN_U7 -to DRAM_BA[0]
|
||||||
|
set_location_assignment PIN_R4 -to DRAM_BA[1]
|
||||||
|
set_location_assignment PIN_U2 -to DRAM_DQM[0]
|
||||||
|
set_location_assignment PIN_W4 -to DRAM_DQM[1]
|
||||||
|
set_location_assignment PIN_K8 -to DRAM_DQM[2]
|
||||||
|
set_location_assignment PIN_N8 -to DRAM_DQM[3]
|
||||||
|
set_location_assignment PIN_U6 -to DRAM_RAS_N
|
||||||
|
set_location_assignment PIN_V7 -to DRAM_CAS_N
|
||||||
|
set_location_assignment PIN_AA6 -to DRAM_CKE
|
||||||
|
set_location_assignment PIN_AE5 -to DRAM_CLK
|
||||||
|
set_location_assignment PIN_V6 -to DRAM_WE_N
|
||||||
|
set_location_assignment PIN_T4 -to DRAM_CS_N
|
||||||
|
set_location_assignment PIN_W3 -to DRAM_DQ[0]
|
||||||
|
set_location_assignment PIN_W2 -to DRAM_DQ[1]
|
||||||
|
set_location_assignment PIN_V4 -to DRAM_DQ[2]
|
||||||
|
set_location_assignment PIN_W1 -to DRAM_DQ[3]
|
||||||
|
set_location_assignment PIN_V3 -to DRAM_DQ[4]
|
||||||
|
set_location_assignment PIN_V2 -to DRAM_DQ[5]
|
||||||
|
set_location_assignment PIN_V1 -to DRAM_DQ[6]
|
||||||
|
set_location_assignment PIN_U3 -to DRAM_DQ[7]
|
||||||
|
set_location_assignment PIN_Y3 -to DRAM_DQ[8]
|
||||||
|
set_location_assignment PIN_Y4 -to DRAM_DQ[9]
|
||||||
|
set_location_assignment PIN_AB1 -to DRAM_DQ[10]
|
||||||
|
set_location_assignment PIN_AA3 -to DRAM_DQ[11]
|
||||||
|
set_location_assignment PIN_AB2 -to DRAM_DQ[12]
|
||||||
|
set_location_assignment PIN_AC1 -to DRAM_DQ[13]
|
||||||
|
set_location_assignment PIN_AB3 -to DRAM_DQ[14]
|
||||||
|
set_location_assignment PIN_AC2 -to DRAM_DQ[15]
|
||||||
|
set_location_assignment PIN_M8 -to DRAM_DQ[16]
|
||||||
|
set_location_assignment PIN_L8 -to DRAM_DQ[17]
|
||||||
|
set_location_assignment PIN_P2 -to DRAM_DQ[18]
|
||||||
|
set_location_assignment PIN_N3 -to DRAM_DQ[19]
|
||||||
|
set_location_assignment PIN_N4 -to DRAM_DQ[20]
|
||||||
|
set_location_assignment PIN_M4 -to DRAM_DQ[21]
|
||||||
|
set_location_assignment PIN_M7 -to DRAM_DQ[22]
|
||||||
|
set_location_assignment PIN_L7 -to DRAM_DQ[23]
|
||||||
|
set_location_assignment PIN_U5 -to DRAM_DQ[24]
|
||||||
|
set_location_assignment PIN_R7 -to DRAM_DQ[25]
|
||||||
|
set_location_assignment PIN_R1 -to DRAM_DQ[26]
|
||||||
|
set_location_assignment PIN_R2 -to DRAM_DQ[27]
|
||||||
|
set_location_assignment PIN_R3 -to DRAM_DQ[28]
|
||||||
|
set_location_assignment PIN_T3 -to DRAM_DQ[29]
|
||||||
|
set_location_assignment PIN_U4 -to DRAM_DQ[30]
|
||||||
|
set_location_assignment PIN_U1 -to DRAM_DQ[31]
|
||||||
|
set_location_assignment PIN_R6 -to DRAM_ADDR[0]
|
||||||
|
set_location_assignment PIN_V8 -to DRAM_ADDR[1]
|
||||||
|
set_location_assignment PIN_U8 -to DRAM_ADDR[2]
|
||||||
|
set_location_assignment PIN_P1 -to DRAM_ADDR[3]
|
||||||
|
set_location_assignment PIN_V5 -to DRAM_ADDR[4]
|
||||||
|
set_location_assignment PIN_W8 -to DRAM_ADDR[5]
|
||||||
|
set_location_assignment PIN_W7 -to DRAM_ADDR[6]
|
||||||
|
set_location_assignment PIN_AA7 -to DRAM_ADDR[7]
|
||||||
|
set_location_assignment PIN_Y5 -to DRAM_ADDR[8]
|
||||||
|
set_location_assignment PIN_Y6 -to DRAM_ADDR[9]
|
||||||
|
set_location_assignment PIN_R5 -to DRAM_ADDR[10]
|
||||||
|
set_location_assignment PIN_AA5 -to DRAM_ADDR[11]
|
||||||
|
set_location_assignment PIN_Y7 -to DRAM_ADDR[12]
|
||||||
|
set_location_assignment PIN_AB7 -to SRAM_ADDR[0]
|
||||||
|
set_location_assignment PIN_AD7 -to SRAM_ADDR[1]
|
||||||
|
set_location_assignment PIN_AE7 -to SRAM_ADDR[2]
|
||||||
|
set_location_assignment PIN_AC7 -to SRAM_ADDR[3]
|
||||||
|
set_location_assignment PIN_AB6 -to SRAM_ADDR[4]
|
||||||
|
set_location_assignment PIN_AE6 -to SRAM_ADDR[5]
|
||||||
|
set_location_assignment PIN_AB5 -to SRAM_ADDR[6]
|
||||||
|
set_location_assignment PIN_AC5 -to SRAM_ADDR[7]
|
||||||
|
set_location_assignment PIN_AF5 -to SRAM_ADDR[8]
|
||||||
|
set_location_assignment PIN_T7 -to SRAM_ADDR[9]
|
||||||
|
set_location_assignment PIN_AF2 -to SRAM_ADDR[10]
|
||||||
|
set_location_assignment PIN_AD3 -to SRAM_ADDR[11]
|
||||||
|
set_location_assignment PIN_AB4 -to SRAM_ADDR[12]
|
||||||
|
set_location_assignment PIN_AC3 -to SRAM_ADDR[13]
|
||||||
|
set_location_assignment PIN_AA4 -to SRAM_ADDR[14]
|
||||||
|
set_location_assignment PIN_AB11 -to SRAM_ADDR[15]
|
||||||
|
set_location_assignment PIN_AC11 -to SRAM_ADDR[16]
|
||||||
|
set_location_assignment PIN_AB9 -to SRAM_ADDR[17]
|
||||||
|
set_location_assignment PIN_AB8 -to SRAM_ADDR[18]
|
||||||
|
set_location_assignment PIN_T8 -to SRAM_ADDR[19]
|
||||||
|
set_location_assignment PIN_AH3 -to SRAM_DQ[0]
|
||||||
|
set_location_assignment PIN_AF4 -to SRAM_DQ[1]
|
||||||
|
set_location_assignment PIN_AG4 -to SRAM_DQ[2]
|
||||||
|
set_location_assignment PIN_AH4 -to SRAM_DQ[3]
|
||||||
|
set_location_assignment PIN_AF6 -to SRAM_DQ[4]
|
||||||
|
set_location_assignment PIN_AG6 -to SRAM_DQ[5]
|
||||||
|
set_location_assignment PIN_AH6 -to SRAM_DQ[6]
|
||||||
|
set_location_assignment PIN_AF7 -to SRAM_DQ[7]
|
||||||
|
set_location_assignment PIN_AD1 -to SRAM_DQ[8]
|
||||||
|
set_location_assignment PIN_AD2 -to SRAM_DQ[9]
|
||||||
|
set_location_assignment PIN_AE2 -to SRAM_DQ[10]
|
||||||
|
set_location_assignment PIN_AE1 -to SRAM_DQ[11]
|
||||||
|
set_location_assignment PIN_AE3 -to SRAM_DQ[12]
|
||||||
|
set_location_assignment PIN_AE4 -to SRAM_DQ[13]
|
||||||
|
set_location_assignment PIN_AF3 -to SRAM_DQ[14]
|
||||||
|
set_location_assignment PIN_AG3 -to SRAM_DQ[15]
|
||||||
|
set_location_assignment PIN_AC4 -to SRAM_UB_N
|
||||||
|
set_location_assignment PIN_AD4 -to SRAM_LB_N
|
||||||
|
set_location_assignment PIN_AF8 -to SRAM_CE_N
|
||||||
|
set_location_assignment PIN_AD5 -to SRAM_OE_N
|
||||||
|
set_location_assignment PIN_AE8 -to SRAM_WE_N
|
||||||
|
set_location_assignment PIN_AG12 -to FL_ADDR[0]
|
||||||
|
set_location_assignment PIN_AH7 -to FL_ADDR[1]
|
||||||
|
set_location_assignment PIN_Y13 -to FL_ADDR[2]
|
||||||
|
set_location_assignment PIN_Y14 -to FL_ADDR[3]
|
||||||
|
set_location_assignment PIN_Y12 -to FL_ADDR[4]
|
||||||
|
set_location_assignment PIN_AA13 -to FL_ADDR[5]
|
||||||
|
set_location_assignment PIN_AA12 -to FL_ADDR[6]
|
||||||
|
set_location_assignment PIN_AB13 -to FL_ADDR[7]
|
||||||
|
set_location_assignment PIN_AB12 -to FL_ADDR[8]
|
||||||
|
set_location_assignment PIN_AB10 -to FL_ADDR[9]
|
||||||
|
set_location_assignment PIN_AE9 -to FL_ADDR[10]
|
||||||
|
set_location_assignment PIN_AF9 -to FL_ADDR[11]
|
||||||
|
set_location_assignment PIN_AA10 -to FL_ADDR[12]
|
||||||
|
set_location_assignment PIN_AD8 -to FL_ADDR[13]
|
||||||
|
set_location_assignment PIN_AC8 -to FL_ADDR[14]
|
||||||
|
set_location_assignment PIN_Y10 -to FL_ADDR[15]
|
||||||
|
set_location_assignment PIN_AA8 -to FL_ADDR[16]
|
||||||
|
set_location_assignment PIN_AH12 -to FL_ADDR[17]
|
||||||
|
set_location_assignment PIN_AC12 -to FL_ADDR[18]
|
||||||
|
set_location_assignment PIN_AD12 -to FL_ADDR[19]
|
||||||
|
set_location_assignment PIN_AE10 -to FL_ADDR[20]
|
||||||
|
set_location_assignment PIN_AD10 -to FL_ADDR[21]
|
||||||
|
set_location_assignment PIN_AD11 -to FL_ADDR[22]
|
||||||
|
set_location_assignment PIN_AH8 -to FL_DQ[0]
|
||||||
|
set_location_assignment PIN_AF10 -to FL_DQ[1]
|
||||||
|
set_location_assignment PIN_AG10 -to FL_DQ[2]
|
||||||
|
set_location_assignment PIN_AH10 -to FL_DQ[3]
|
||||||
|
set_location_assignment PIN_AF11 -to FL_DQ[4]
|
||||||
|
set_location_assignment PIN_AG11 -to FL_DQ[5]
|
||||||
|
set_location_assignment PIN_AH11 -to FL_DQ[6]
|
||||||
|
set_location_assignment PIN_AF12 -to FL_DQ[7]
|
||||||
|
set_location_assignment PIN_AG7 -to FL_CE_N
|
||||||
|
set_location_assignment PIN_AG8 -to FL_OE_N
|
||||||
|
set_location_assignment PIN_AE11 -to FL_RST_N
|
||||||
|
set_location_assignment PIN_Y1 -to FL_RY
|
||||||
|
set_location_assignment PIN_AC10 -to FL_WE_N
|
||||||
|
set_location_assignment PIN_AE12 -to FL_WP_N
|
||||||
|
set_location_assignment PIN_AB22 -to GPIO[0]
|
||||||
|
set_location_assignment PIN_AC15 -to GPIO[1]
|
||||||
|
set_location_assignment PIN_AB21 -to GPIO[2]
|
||||||
|
set_location_assignment PIN_Y17 -to GPIO[3]
|
||||||
|
set_location_assignment PIN_AC21 -to GPIO[4]
|
||||||
|
set_location_assignment PIN_Y16 -to GPIO[5]
|
||||||
|
set_location_assignment PIN_AD21 -to GPIO[6]
|
||||||
|
set_location_assignment PIN_AE16 -to GPIO[7]
|
||||||
|
set_location_assignment PIN_AD15 -to GPIO[8]
|
||||||
|
set_location_assignment PIN_AE15 -to GPIO[9]
|
||||||
|
set_location_assignment PIN_AC19 -to GPIO[10]
|
||||||
|
set_location_assignment PIN_AF16 -to GPIO[11]
|
||||||
|
set_location_assignment PIN_AD19 -to GPIO[12]
|
||||||
|
set_location_assignment PIN_AF15 -to GPIO[13]
|
||||||
|
set_location_assignment PIN_AF24 -to GPIO[14]
|
||||||
|
set_location_assignment PIN_AE21 -to GPIO[15]
|
||||||
|
set_location_assignment PIN_AF25 -to GPIO[16]
|
||||||
|
set_location_assignment PIN_AC22 -to GPIO[17]
|
||||||
|
set_location_assignment PIN_AE22 -to GPIO[18]
|
||||||
|
set_location_assignment PIN_AF21 -to GPIO[19]
|
||||||
|
set_location_assignment PIN_AF22 -to GPIO[20]
|
||||||
|
set_location_assignment PIN_AD22 -to GPIO[21]
|
||||||
|
set_location_assignment PIN_AG25 -to GPIO[22]
|
||||||
|
set_location_assignment PIN_AD25 -to GPIO[23]
|
||||||
|
set_location_assignment PIN_AH25 -to GPIO[24]
|
||||||
|
set_location_assignment PIN_AE25 -to GPIO[25]
|
||||||
|
set_location_assignment PIN_AG22 -to GPIO[26]
|
||||||
|
set_location_assignment PIN_AE24 -to GPIO[27]
|
||||||
|
set_location_assignment PIN_AH22 -to GPIO[28]
|
||||||
|
set_location_assignment PIN_AF26 -to GPIO[29]
|
||||||
|
set_location_assignment PIN_AE20 -to GPIO[30]
|
||||||
|
set_location_assignment PIN_AG23 -to GPIO[31]
|
||||||
|
set_location_assignment PIN_AF20 -to GPIO[32]
|
||||||
|
set_location_assignment PIN_AH26 -to GPIO[33]
|
||||||
|
set_location_assignment PIN_AH23 -to GPIO[34]
|
||||||
|
set_location_assignment PIN_AG26 -to GPIO[35]
|
||||||
|
set_location_assignment PIN_AH15 -to HSMC_CLKIN0
|
||||||
|
set_location_assignment PIN_AD28 -to HSMC_CLKOUT0
|
||||||
|
set_location_assignment PIN_AE26 -to HSMC_D[0]
|
||||||
|
set_location_assignment PIN_AE28 -to HSMC_D[1]
|
||||||
|
set_location_assignment PIN_AE27 -to HSMC_D[2]
|
||||||
|
set_location_assignment PIN_AF27 -to HSMC_D[3]
|
||||||
|
set_location_assignment PIN_J27 -to HSMC_CLKIN_P1
|
||||||
|
set_location_assignment PIN_J28 -to HSMC_CLKIN_N1
|
||||||
|
set_location_assignment PIN_G23 -to HSMC_CLKOUT_P1
|
||||||
|
set_location_assignment PIN_G24 -to HSMC_CLKOUT_N1
|
||||||
|
set_location_assignment PIN_Y27 -to HSMC_CLKIN_P2
|
||||||
|
set_location_assignment PIN_Y28 -to HSMC_CLKIN_N2
|
||||||
|
set_location_assignment PIN_V23 -to HSMC_CLKOUT_P2
|
||||||
|
set_location_assignment PIN_V24 -to HSMC_CLKOUT_N2
|
||||||
|
set_location_assignment PIN_D27 -to HSMC_TX_D_P[0]
|
||||||
|
set_location_assignment PIN_D28 -to HSMC_TX_D_N[0]
|
||||||
|
set_location_assignment PIN_E27 -to HSMC_TX_D_P[1]
|
||||||
|
set_location_assignment PIN_E28 -to HSMC_TX_D_N[1]
|
||||||
|
set_location_assignment PIN_F27 -to HSMC_TX_D_P[2]
|
||||||
|
set_location_assignment PIN_F28 -to HSMC_TX_D_N[2]
|
||||||
|
set_location_assignment PIN_G27 -to HSMC_TX_D_P[3]
|
||||||
|
set_location_assignment PIN_G28 -to HSMC_TX_D_N[3]
|
||||||
|
set_location_assignment PIN_K27 -to HSMC_TX_D_P[4]
|
||||||
|
set_location_assignment PIN_K28 -to HSMC_TX_D_N[4]
|
||||||
|
set_location_assignment PIN_M27 -to HSMC_TX_D_P[5]
|
||||||
|
set_location_assignment PIN_M28 -to HSMC_TX_D_N[5]
|
||||||
|
set_location_assignment PIN_K21 -to HSMC_TX_D_P[6]
|
||||||
|
set_location_assignment PIN_K22 -to HSMC_TX_D_N[6]
|
||||||
|
set_location_assignment PIN_H23 -to HSMC_TX_D_P[7]
|
||||||
|
set_location_assignment PIN_H24 -to HSMC_TX_D_N[7]
|
||||||
|
set_location_assignment PIN_J23 -to HSMC_TX_D_P[8]
|
||||||
|
set_location_assignment PIN_J24 -to HSMC_TX_D_N[8]
|
||||||
|
set_location_assignment PIN_P27 -to HSMC_TX_D_P[9]
|
||||||
|
set_location_assignment PIN_P28 -to HSMC_TX_D_N[9]
|
||||||
|
set_location_assignment PIN_J25 -to HSMC_TX_D_P[10]
|
||||||
|
set_location_assignment PIN_J26 -to HSMC_TX_D_N[10]
|
||||||
|
set_location_assignment PIN_L27 -to HSMC_TX_D_P[11]
|
||||||
|
set_location_assignment PIN_L28 -to HSMC_TX_D_N[11]
|
||||||
|
set_location_assignment PIN_V25 -to HSMC_TX_D_P[12]
|
||||||
|
set_location_assignment PIN_V26 -to HSMC_TX_D_N[12]
|
||||||
|
set_location_assignment PIN_R27 -to HSMC_TX_D_P[13]
|
||||||
|
set_location_assignment PIN_R28 -to HSMC_TX_D_N[13]
|
||||||
|
set_location_assignment PIN_U27 -to HSMC_TX_D_P[14]
|
||||||
|
set_location_assignment PIN_U28 -to HSMC_TX_D_N[14]
|
||||||
|
set_location_assignment PIN_V27 -to HSMC_TX_D_P[15]
|
||||||
|
set_location_assignment PIN_V28 -to HSMC_TX_D_N[15]
|
||||||
|
set_location_assignment PIN_U22 -to HSMC_TX_D_P[16]
|
||||||
|
set_location_assignment PIN_V22 -to HSMC_TX_D_N[16]
|
||||||
|
set_location_assignment PIN_F24 -to HSMC_RX_D_P[0]
|
||||||
|
set_location_assignment PIN_F25 -to HSMC_RX_D_N[0]
|
||||||
|
set_location_assignment PIN_D26 -to HSMC_RX_D_P[1]
|
||||||
|
set_location_assignment PIN_C27 -to HSMC_RX_D_N[1]
|
||||||
|
set_location_assignment PIN_F26 -to HSMC_RX_D_P[2]
|
||||||
|
set_location_assignment PIN_E26 -to HSMC_RX_D_N[2]
|
||||||
|
set_location_assignment PIN_G25 -to HSMC_RX_D_P[3]
|
||||||
|
set_location_assignment PIN_G26 -to HSMC_RX_D_N[3]
|
||||||
|
set_location_assignment PIN_H25 -to HSMC_RX_D_P[4]
|
||||||
|
set_location_assignment PIN_H26 -to HSMC_RX_D_N[4]
|
||||||
|
set_location_assignment PIN_K25 -to HSMC_RX_D_P[5]
|
||||||
|
set_location_assignment PIN_K26 -to HSMC_RX_D_N[5]
|
||||||
|
set_location_assignment PIN_L23 -to HSMC_RX_D_P[6]
|
||||||
|
set_location_assignment PIN_L24 -to HSMC_RX_D_N[6]
|
||||||
|
set_location_assignment PIN_M25 -to HSMC_RX_D_P[7]
|
||||||
|
set_location_assignment PIN_M26 -to HSMC_RX_D_N[7]
|
||||||
|
set_location_assignment PIN_R25 -to HSMC_RX_D_P[8]
|
||||||
|
set_location_assignment PIN_R26 -to HSMC_RX_D_N[8]
|
||||||
|
set_location_assignment PIN_T25 -to HSMC_RX_D_P[9]
|
||||||
|
set_location_assignment PIN_T26 -to HSMC_RX_D_N[9]
|
||||||
|
set_location_assignment PIN_U25 -to HSMC_RX_D_P[10]
|
||||||
|
set_location_assignment PIN_U26 -to HSMC_RX_D_N[10]
|
||||||
|
set_location_assignment PIN_L21 -to HSMC_RX_D_P[11]
|
||||||
|
set_location_assignment PIN_L22 -to HSMC_RX_D_N[11]
|
||||||
|
set_location_assignment PIN_N25 -to HSMC_RX_D_P[12]
|
||||||
|
set_location_assignment PIN_N26 -to HSMC_RX_D_N[12]
|
||||||
|
set_location_assignment PIN_P25 -to HSMC_RX_D_P[13]
|
||||||
|
set_location_assignment PIN_P26 -to HSMC_RX_D_N[13]
|
||||||
|
set_location_assignment PIN_P21 -to HSMC_RX_D_P[14]
|
||||||
|
set_location_assignment PIN_R21 -to HSMC_RX_D_N[14]
|
||||||
|
set_location_assignment PIN_R22 -to HSMC_RX_D_P[15]
|
||||||
|
set_location_assignment PIN_R23 -to HSMC_RX_D_N[15]
|
||||||
|
set_location_assignment PIN_T21 -to HSMC_RX_D_P[16]
|
||||||
|
set_location_assignment PIN_T22 -to HSMC_RX_D_N[16]
|
||||||
|
set_location_assignment PIN_J10 -to EX_IO[0]
|
||||||
|
set_location_assignment PIN_J14 -to EX_IO[1]
|
||||||
|
set_location_assignment PIN_H13 -to EX_IO[2]
|
||||||
|
set_location_assignment PIN_H14 -to EX_IO[3]
|
||||||
|
set_location_assignment PIN_F14 -to EX_IO[4]
|
||||||
|
set_location_assignment PIN_E10 -to EX_IO[5]
|
||||||
|
set_location_assignment PIN_D9 -to EX_IO[6]
|
||||||
|
set_global_assignment -name VHDL_FILE AddSub4.vhd
|
||||||
|
set_instance_assignment -name PARTITION_HIERARCHY root_partition -to | -section_id Top
|
|
@ -0,0 +1,585 @@
|
||||||
|
# -------------------------------------------------------------------------- #
|
||||||
|
#
|
||||||
|
# Copyright (C) 2020 Intel Corporation. All rights reserved.
|
||||||
|
# Your use of Intel Corporation's design tools, logic functions
|
||||||
|
# and other software and tools, and any partner logic
|
||||||
|
# functions, and any output files from any of the foregoing
|
||||||
|
# (including device programming or simulation files), and any
|
||||||
|
# associated documentation or information are expressly subject
|
||||||
|
# to the terms and conditions of the Intel Program License
|
||||||
|
# Subscription Agreement, the Intel Quartus Prime License Agreement,
|
||||||
|
# the Intel FPGA IP License Agreement, or other applicable license
|
||||||
|
# agreement, including, without limitation, that your use is for
|
||||||
|
# the sole purpose of programming logic devices manufactured by
|
||||||
|
# Intel and sold by Intel or its authorized distributors. Please
|
||||||
|
# refer to the applicable agreement for further details, at
|
||||||
|
# https://fpgasoftware.intel.com/eula.
|
||||||
|
#
|
||||||
|
# -------------------------------------------------------------------------- #
|
||||||
|
#
|
||||||
|
# Quartus Prime
|
||||||
|
# Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition
|
||||||
|
# Date created = 10:31:52 March 08, 2023
|
||||||
|
#
|
||||||
|
# -------------------------------------------------------------------------- #
|
||||||
|
#
|
||||||
|
# Notes:
|
||||||
|
#
|
||||||
|
# 1) The default values for assignments are stored in the file:
|
||||||
|
# AdderDemo_assignment_defaults.qdf
|
||||||
|
# If this file doesn't exist, see file:
|
||||||
|
# assignment_defaults.qdf
|
||||||
|
#
|
||||||
|
# 2) Altera recommends that you do not modify this file. This
|
||||||
|
# file is updated automatically by the Quartus Prime software
|
||||||
|
# and any changes you make may be lost or overwritten.
|
||||||
|
#
|
||||||
|
# -------------------------------------------------------------------------- #
|
||||||
|
|
||||||
|
|
||||||
|
set_global_assignment -name FAMILY "Cyclone IV E"
|
||||||
|
set_global_assignment -name DEVICE EP4CE115F29C7
|
||||||
|
set_global_assignment -name TOP_LEVEL_ENTITY AdderDemo
|
||||||
|
set_global_assignment -name ORIGINAL_QUARTUS_VERSION 20.1.1
|
||||||
|
set_global_assignment -name PROJECT_CREATION_TIME_DATE "10:31:52 MARCH 08, 2023"
|
||||||
|
set_global_assignment -name LAST_QUARTUS_VERSION "20.1.1 Lite Edition"
|
||||||
|
set_global_assignment -name PROJECT_OUTPUT_DIRECTORY output_files
|
||||||
|
set_global_assignment -name MIN_CORE_JUNCTION_TEMP 0
|
||||||
|
set_global_assignment -name MAX_CORE_JUNCTION_TEMP 85
|
||||||
|
set_global_assignment -name ERROR_CHECK_FREQUENCY_DIVISOR 1
|
||||||
|
set_global_assignment -name NOMINAL_CORE_SUPPLY_VOLTAGE 1.2V
|
||||||
|
set_global_assignment -name EDA_SIMULATION_TOOL "ModelSim-Altera (VHDL)"
|
||||||
|
set_global_assignment -name EDA_TIME_SCALE "1 ps" -section_id eda_simulation
|
||||||
|
set_global_assignment -name EDA_OUTPUT_DATA_FORMAT VHDL -section_id eda_simulation
|
||||||
|
set_global_assignment -name EDA_GENERATE_FUNCTIONAL_NETLIST OFF -section_id eda_board_design_timing
|
||||||
|
set_global_assignment -name EDA_GENERATE_FUNCTIONAL_NETLIST OFF -section_id eda_board_design_symbol
|
||||||
|
set_global_assignment -name EDA_GENERATE_FUNCTIONAL_NETLIST OFF -section_id eda_board_design_signal_integrity
|
||||||
|
set_global_assignment -name EDA_GENERATE_FUNCTIONAL_NETLIST OFF -section_id eda_board_design_boundary_scan
|
||||||
|
set_global_assignment -name VHDL_FILE FullAdder.vhd
|
||||||
|
set_global_assignment -name VHDL_FILE Adder4.vhd
|
||||||
|
set_global_assignment -name VECTOR_WAVEFORM_FILE Adder4.vwf
|
||||||
|
set_global_assignment -name BDF_FILE AdderDemo.bdf
|
||||||
|
set_global_assignment -name PARTITION_NETLIST_TYPE SOURCE -section_id Top
|
||||||
|
set_global_assignment -name PARTITION_FITTER_PRESERVATION_LEVEL PLACEMENT_AND_ROUTING -section_id Top
|
||||||
|
set_global_assignment -name PARTITION_COLOR 16764057 -section_id Top
|
||||||
|
set_location_assignment PIN_Y2 -to CLOCK_50
|
||||||
|
set_location_assignment PIN_AG14 -to CLOCK2_50
|
||||||
|
set_location_assignment PIN_AG15 -to CLOCK3_50
|
||||||
|
set_location_assignment PIN_AH14 -to SMA_CLKIN
|
||||||
|
set_location_assignment PIN_AE23 -to SMA_CLKOUT
|
||||||
|
set_location_assignment PIN_M23 -to KEY[0]
|
||||||
|
set_location_assignment PIN_M21 -to KEY[1]
|
||||||
|
set_location_assignment PIN_N21 -to KEY[2]
|
||||||
|
set_location_assignment PIN_R24 -to KEY[3]
|
||||||
|
set_location_assignment PIN_AB28 -to SW[0]
|
||||||
|
set_location_assignment PIN_AC28 -to SW[1]
|
||||||
|
set_location_assignment PIN_AC27 -to SW[2]
|
||||||
|
set_location_assignment PIN_AD27 -to SW[3]
|
||||||
|
set_location_assignment PIN_AB27 -to SW[4]
|
||||||
|
set_location_assignment PIN_AC26 -to SW[5]
|
||||||
|
set_location_assignment PIN_AD26 -to SW[6]
|
||||||
|
set_location_assignment PIN_AB26 -to SW[7]
|
||||||
|
set_location_assignment PIN_AC25 -to SW[8]
|
||||||
|
set_location_assignment PIN_AB25 -to SW[9]
|
||||||
|
set_location_assignment PIN_AC24 -to SW[10]
|
||||||
|
set_location_assignment PIN_AB24 -to SW[11]
|
||||||
|
set_location_assignment PIN_AB23 -to SW[12]
|
||||||
|
set_location_assignment PIN_AA24 -to SW[13]
|
||||||
|
set_location_assignment PIN_AA23 -to SW[14]
|
||||||
|
set_location_assignment PIN_AA22 -to SW[15]
|
||||||
|
set_location_assignment PIN_Y24 -to SW[16]
|
||||||
|
set_location_assignment PIN_Y23 -to SW[17]
|
||||||
|
set_location_assignment PIN_G19 -to LEDR[0]
|
||||||
|
set_location_assignment PIN_F19 -to LEDR[1]
|
||||||
|
set_location_assignment PIN_E19 -to LEDR[2]
|
||||||
|
set_location_assignment PIN_F21 -to LEDR[3]
|
||||||
|
set_location_assignment PIN_F18 -to LEDR[4]
|
||||||
|
set_location_assignment PIN_E18 -to LEDR[5]
|
||||||
|
set_location_assignment PIN_J19 -to LEDR[6]
|
||||||
|
set_location_assignment PIN_H19 -to LEDR[7]
|
||||||
|
set_location_assignment PIN_J17 -to LEDR[8]
|
||||||
|
set_location_assignment PIN_G17 -to LEDR[9]
|
||||||
|
set_location_assignment PIN_J15 -to LEDR[10]
|
||||||
|
set_location_assignment PIN_H16 -to LEDR[11]
|
||||||
|
set_location_assignment PIN_J16 -to LEDR[12]
|
||||||
|
set_location_assignment PIN_H17 -to LEDR[13]
|
||||||
|
set_location_assignment PIN_F15 -to LEDR[14]
|
||||||
|
set_location_assignment PIN_G15 -to LEDR[15]
|
||||||
|
set_location_assignment PIN_G16 -to LEDR[16]
|
||||||
|
set_location_assignment PIN_H15 -to LEDR[17]
|
||||||
|
set_location_assignment PIN_E21 -to LEDG[0]
|
||||||
|
set_location_assignment PIN_E22 -to LEDG[1]
|
||||||
|
set_location_assignment PIN_E25 -to LEDG[2]
|
||||||
|
set_location_assignment PIN_E24 -to LEDG[3]
|
||||||
|
set_location_assignment PIN_H21 -to LEDG[4]
|
||||||
|
set_location_assignment PIN_G20 -to LEDG[5]
|
||||||
|
set_location_assignment PIN_G22 -to LEDG[6]
|
||||||
|
set_location_assignment PIN_G21 -to LEDG[7]
|
||||||
|
set_location_assignment PIN_F17 -to LEDG[8]
|
||||||
|
set_location_assignment PIN_G18 -to HEX0[0]
|
||||||
|
set_location_assignment PIN_F22 -to HEX0[1]
|
||||||
|
set_location_assignment PIN_E17 -to HEX0[2]
|
||||||
|
set_location_assignment PIN_L26 -to HEX0[3]
|
||||||
|
set_location_assignment PIN_L25 -to HEX0[4]
|
||||||
|
set_location_assignment PIN_J22 -to HEX0[5]
|
||||||
|
set_location_assignment PIN_H22 -to HEX0[6]
|
||||||
|
set_location_assignment PIN_M24 -to HEX1[0]
|
||||||
|
set_location_assignment PIN_Y22 -to HEX1[1]
|
||||||
|
set_location_assignment PIN_W21 -to HEX1[2]
|
||||||
|
set_location_assignment PIN_W22 -to HEX1[3]
|
||||||
|
set_location_assignment PIN_W25 -to HEX1[4]
|
||||||
|
set_location_assignment PIN_U23 -to HEX1[5]
|
||||||
|
set_location_assignment PIN_U24 -to HEX1[6]
|
||||||
|
set_location_assignment PIN_AA25 -to HEX2[0]
|
||||||
|
set_location_assignment PIN_AA26 -to HEX2[1]
|
||||||
|
set_location_assignment PIN_Y25 -to HEX2[2]
|
||||||
|
set_location_assignment PIN_W26 -to HEX2[3]
|
||||||
|
set_location_assignment PIN_Y26 -to HEX2[4]
|
||||||
|
set_location_assignment PIN_W27 -to HEX2[5]
|
||||||
|
set_location_assignment PIN_W28 -to HEX2[6]
|
||||||
|
set_location_assignment PIN_V21 -to HEX3[0]
|
||||||
|
set_location_assignment PIN_U21 -to HEX3[1]
|
||||||
|
set_location_assignment PIN_AB20 -to HEX3[2]
|
||||||
|
set_location_assignment PIN_AA21 -to HEX3[3]
|
||||||
|
set_location_assignment PIN_AD24 -to HEX3[4]
|
||||||
|
set_location_assignment PIN_AF23 -to HEX3[5]
|
||||||
|
set_location_assignment PIN_Y19 -to HEX3[6]
|
||||||
|
set_location_assignment PIN_AB19 -to HEX4[0]
|
||||||
|
set_location_assignment PIN_AA19 -to HEX4[1]
|
||||||
|
set_location_assignment PIN_AG21 -to HEX4[2]
|
||||||
|
set_location_assignment PIN_AH21 -to HEX4[3]
|
||||||
|
set_location_assignment PIN_AE19 -to HEX4[4]
|
||||||
|
set_location_assignment PIN_AF19 -to HEX4[5]
|
||||||
|
set_location_assignment PIN_AE18 -to HEX4[6]
|
||||||
|
set_location_assignment PIN_AD18 -to HEX5[0]
|
||||||
|
set_location_assignment PIN_AC18 -to HEX5[1]
|
||||||
|
set_location_assignment PIN_AB18 -to HEX5[2]
|
||||||
|
set_location_assignment PIN_AH19 -to HEX5[3]
|
||||||
|
set_location_assignment PIN_AG19 -to HEX5[4]
|
||||||
|
set_location_assignment PIN_AF18 -to HEX5[5]
|
||||||
|
set_location_assignment PIN_AH18 -to HEX5[6]
|
||||||
|
set_location_assignment PIN_AA17 -to HEX6[0]
|
||||||
|
set_location_assignment PIN_AB16 -to HEX6[1]
|
||||||
|
set_location_assignment PIN_AA16 -to HEX6[2]
|
||||||
|
set_location_assignment PIN_AB17 -to HEX6[3]
|
||||||
|
set_location_assignment PIN_AB15 -to HEX6[4]
|
||||||
|
set_location_assignment PIN_AA15 -to HEX6[5]
|
||||||
|
set_location_assignment PIN_AC17 -to HEX6[6]
|
||||||
|
set_location_assignment PIN_AD17 -to HEX7[0]
|
||||||
|
set_location_assignment PIN_AE17 -to HEX7[1]
|
||||||
|
set_location_assignment PIN_AG17 -to HEX7[2]
|
||||||
|
set_location_assignment PIN_AH17 -to HEX7[3]
|
||||||
|
set_location_assignment PIN_AF17 -to HEX7[4]
|
||||||
|
set_location_assignment PIN_AG18 -to HEX7[5]
|
||||||
|
set_location_assignment PIN_AA14 -to HEX7[6]
|
||||||
|
set_location_assignment PIN_L3 -to LCD_DATA[0]
|
||||||
|
set_location_assignment PIN_L1 -to LCD_DATA[1]
|
||||||
|
set_location_assignment PIN_L2 -to LCD_DATA[2]
|
||||||
|
set_location_assignment PIN_K7 -to LCD_DATA[3]
|
||||||
|
set_location_assignment PIN_K1 -to LCD_DATA[4]
|
||||||
|
set_location_assignment PIN_K2 -to LCD_DATA[5]
|
||||||
|
set_location_assignment PIN_M3 -to LCD_DATA[6]
|
||||||
|
set_location_assignment PIN_M5 -to LCD_DATA[7]
|
||||||
|
set_location_assignment PIN_L6 -to LCD_BLON
|
||||||
|
set_location_assignment PIN_M1 -to LCD_RW
|
||||||
|
set_location_assignment PIN_L4 -to LCD_EN
|
||||||
|
set_location_assignment PIN_M2 -to LCD_RS
|
||||||
|
set_location_assignment PIN_L5 -to LCD_ON
|
||||||
|
set_location_assignment PIN_G9 -to UART_TXD
|
||||||
|
set_location_assignment PIN_G12 -to UART_RXD
|
||||||
|
set_location_assignment PIN_G14 -to UART_CTS
|
||||||
|
set_location_assignment PIN_J13 -to UART_RTS
|
||||||
|
set_location_assignment PIN_G6 -to PS2_CLK
|
||||||
|
set_location_assignment PIN_H5 -to PS2_DAT
|
||||||
|
set_location_assignment PIN_G5 -to PS2_CLK2
|
||||||
|
set_location_assignment PIN_F5 -to PS2_DAT2
|
||||||
|
set_location_assignment PIN_AE13 -to SD_CLK
|
||||||
|
set_location_assignment PIN_AD14 -to SD_CMD
|
||||||
|
set_location_assignment PIN_AF14 -to SD_WP_N
|
||||||
|
set_location_assignment PIN_AE14 -to SD_DAT[0]
|
||||||
|
set_location_assignment PIN_AF13 -to SD_DAT[1]
|
||||||
|
set_location_assignment PIN_AB14 -to SD_DAT[2]
|
||||||
|
set_location_assignment PIN_AC14 -to SD_DAT[3]
|
||||||
|
set_location_assignment PIN_G13 -to VGA_HS
|
||||||
|
set_location_assignment PIN_C13 -to VGA_VS
|
||||||
|
set_location_assignment PIN_C10 -to VGA_SYNC_N
|
||||||
|
set_location_assignment PIN_A12 -to VGA_CLK
|
||||||
|
set_location_assignment PIN_F11 -to VGA_BLANK_N
|
||||||
|
set_location_assignment PIN_E12 -to VGA_R[0]
|
||||||
|
set_location_assignment PIN_E11 -to VGA_R[1]
|
||||||
|
set_location_assignment PIN_D10 -to VGA_R[2]
|
||||||
|
set_location_assignment PIN_F12 -to VGA_R[3]
|
||||||
|
set_location_assignment PIN_G10 -to VGA_R[4]
|
||||||
|
set_location_assignment PIN_J12 -to VGA_R[5]
|
||||||
|
set_location_assignment PIN_H8 -to VGA_R[6]
|
||||||
|
set_location_assignment PIN_H10 -to VGA_R[7]
|
||||||
|
set_location_assignment PIN_G8 -to VGA_G[0]
|
||||||
|
set_location_assignment PIN_G11 -to VGA_G[1]
|
||||||
|
set_location_assignment PIN_F8 -to VGA_G[2]
|
||||||
|
set_location_assignment PIN_H12 -to VGA_G[3]
|
||||||
|
set_location_assignment PIN_C8 -to VGA_G[4]
|
||||||
|
set_location_assignment PIN_B8 -to VGA_G[5]
|
||||||
|
set_location_assignment PIN_F10 -to VGA_G[6]
|
||||||
|
set_location_assignment PIN_C9 -to VGA_G[7]
|
||||||
|
set_location_assignment PIN_B10 -to VGA_B[0]
|
||||||
|
set_location_assignment PIN_A10 -to VGA_B[1]
|
||||||
|
set_location_assignment PIN_C11 -to VGA_B[2]
|
||||||
|
set_location_assignment PIN_B11 -to VGA_B[3]
|
||||||
|
set_location_assignment PIN_A11 -to VGA_B[4]
|
||||||
|
set_location_assignment PIN_C12 -to VGA_B[5]
|
||||||
|
set_location_assignment PIN_D11 -to VGA_B[6]
|
||||||
|
set_location_assignment PIN_D12 -to VGA_B[7]
|
||||||
|
set_location_assignment PIN_C2 -to AUD_ADCLRCK
|
||||||
|
set_location_assignment PIN_D2 -to AUD_ADCDAT
|
||||||
|
set_location_assignment PIN_E3 -to AUD_DACLRCK
|
||||||
|
set_location_assignment PIN_D1 -to AUD_DACDAT
|
||||||
|
set_location_assignment PIN_E1 -to AUD_XCK
|
||||||
|
set_location_assignment PIN_F2 -to AUD_BCLK
|
||||||
|
set_location_assignment PIN_D14 -to EEP_I2C_SCLK
|
||||||
|
set_location_assignment PIN_E14 -to EEP_I2C_SDAT
|
||||||
|
set_location_assignment PIN_B7 -to I2C_SCLK
|
||||||
|
set_location_assignment PIN_A8 -to I2C_SDAT
|
||||||
|
set_location_assignment PIN_A14 -to ENETCLK_25
|
||||||
|
set_location_assignment PIN_C14 -to ENET0_LINK100
|
||||||
|
set_location_assignment PIN_A17 -to ENET0_GTX_CLK
|
||||||
|
set_location_assignment PIN_C19 -to ENET0_RST_N
|
||||||
|
set_location_assignment PIN_C20 -to ENET0_MDC
|
||||||
|
set_location_assignment PIN_B21 -to ENET0_MDIO
|
||||||
|
set_location_assignment PIN_A21 -to ENET0_INT_N
|
||||||
|
set_location_assignment PIN_C18 -to ENET0_TX_DATA[0]
|
||||||
|
set_location_assignment PIN_D19 -to ENET0_TX_DATA[1]
|
||||||
|
set_location_assignment PIN_A19 -to ENET0_TX_DATA[2]
|
||||||
|
set_location_assignment PIN_B19 -to ENET0_TX_DATA[3]
|
||||||
|
set_location_assignment PIN_B17 -to ENET0_TX_CLK
|
||||||
|
set_location_assignment PIN_A18 -to ENET0_TX_EN
|
||||||
|
set_location_assignment PIN_B18 -to ENET0_TX_ER
|
||||||
|
set_location_assignment PIN_C16 -to ENET0_RX_DATA[0]
|
||||||
|
set_location_assignment PIN_D16 -to ENET0_RX_DATA[1]
|
||||||
|
set_location_assignment PIN_D17 -to ENET0_RX_DATA[2]
|
||||||
|
set_location_assignment PIN_C15 -to ENET0_RX_DATA[3]
|
||||||
|
set_location_assignment PIN_A15 -to ENET0_RX_CLK
|
||||||
|
set_location_assignment PIN_C17 -to ENET0_RX_DV
|
||||||
|
set_location_assignment PIN_D18 -to ENET0_RX_ER
|
||||||
|
set_location_assignment PIN_D15 -to ENET0_RX_CRS
|
||||||
|
set_location_assignment PIN_E15 -to ENET0_RX_COL
|
||||||
|
set_location_assignment PIN_D13 -to ENET1_LINK100
|
||||||
|
set_location_assignment PIN_C23 -to ENET1_GTX_CLK
|
||||||
|
set_location_assignment PIN_D22 -to ENET1_RST_N
|
||||||
|
set_location_assignment PIN_D23 -to ENET1_MDC
|
||||||
|
set_location_assignment PIN_D25 -to ENET1_MDIO
|
||||||
|
set_location_assignment PIN_D24 -to ENET1_INT_N
|
||||||
|
set_location_assignment PIN_C25 -to ENET1_TX_DATA[0]
|
||||||
|
set_location_assignment PIN_A26 -to ENET1_TX_DATA[1]
|
||||||
|
set_location_assignment PIN_B26 -to ENET1_TX_DATA[2]
|
||||||
|
set_location_assignment PIN_C26 -to ENET1_TX_DATA[3]
|
||||||
|
set_location_assignment PIN_C22 -to ENET1_TX_CLK
|
||||||
|
set_location_assignment PIN_B25 -to ENET1_TX_EN
|
||||||
|
set_location_assignment PIN_A25 -to ENET1_TX_ER
|
||||||
|
set_location_assignment PIN_B23 -to ENET1_RX_DATA[0]
|
||||||
|
set_location_assignment PIN_C21 -to ENET1_RX_DATA[1]
|
||||||
|
set_location_assignment PIN_A23 -to ENET1_RX_DATA[2]
|
||||||
|
set_location_assignment PIN_D21 -to ENET1_RX_DATA[3]
|
||||||
|
set_location_assignment PIN_B15 -to ENET1_RX_CLK
|
||||||
|
set_location_assignment PIN_A22 -to ENET1_RX_DV
|
||||||
|
set_location_assignment PIN_C24 -to ENET1_RX_ER
|
||||||
|
set_location_assignment PIN_D20 -to ENET1_RX_CRS
|
||||||
|
set_location_assignment PIN_B22 -to ENET1_RX_COL
|
||||||
|
set_location_assignment PIN_E5 -to TD_HS
|
||||||
|
set_location_assignment PIN_E4 -to TD_VS
|
||||||
|
set_location_assignment PIN_B14 -to TD_CLK27
|
||||||
|
set_location_assignment PIN_G7 -to TD_RESET_N
|
||||||
|
set_location_assignment PIN_E8 -to TD_DATA[0]
|
||||||
|
set_location_assignment PIN_A7 -to TD_DATA[1]
|
||||||
|
set_location_assignment PIN_D8 -to TD_DATA[2]
|
||||||
|
set_location_assignment PIN_C7 -to TD_DATA[3]
|
||||||
|
set_location_assignment PIN_D7 -to TD_DATA[4]
|
||||||
|
set_location_assignment PIN_D6 -to TD_DATA[5]
|
||||||
|
set_location_assignment PIN_E7 -to TD_DATA[6]
|
||||||
|
set_location_assignment PIN_F7 -to TD_DATA[7]
|
||||||
|
set_location_assignment PIN_J6 -to OTG_DATA[0]
|
||||||
|
set_location_assignment PIN_K4 -to OTG_DATA[1]
|
||||||
|
set_location_assignment PIN_J5 -to OTG_DATA[2]
|
||||||
|
set_location_assignment PIN_K3 -to OTG_DATA[3]
|
||||||
|
set_location_assignment PIN_J4 -to OTG_DATA[4]
|
||||||
|
set_location_assignment PIN_J3 -to OTG_DATA[5]
|
||||||
|
set_location_assignment PIN_J7 -to OTG_DATA[6]
|
||||||
|
set_location_assignment PIN_H6 -to OTG_DATA[7]
|
||||||
|
set_location_assignment PIN_H3 -to OTG_DATA[8]
|
||||||
|
set_location_assignment PIN_H4 -to OTG_DATA[9]
|
||||||
|
set_location_assignment PIN_G1 -to OTG_DATA[10]
|
||||||
|
set_location_assignment PIN_G2 -to OTG_DATA[11]
|
||||||
|
set_location_assignment PIN_G3 -to OTG_DATA[12]
|
||||||
|
set_location_assignment PIN_F1 -to OTG_DATA[13]
|
||||||
|
set_location_assignment PIN_F3 -to OTG_DATA[14]
|
||||||
|
set_location_assignment PIN_G4 -to OTG_DATA[15]
|
||||||
|
set_location_assignment PIN_H7 -to OTG_ADDR[0]
|
||||||
|
set_location_assignment PIN_C3 -to OTG_ADDR[1]
|
||||||
|
set_location_assignment PIN_J1 -to OTG_DREQ[0]
|
||||||
|
set_location_assignment PIN_A3 -to OTG_CS_N
|
||||||
|
set_location_assignment PIN_A4 -to OTG_WR_N
|
||||||
|
set_location_assignment PIN_B3 -to OTG_RD_N
|
||||||
|
set_location_assignment PIN_D5 -to OTG_INT
|
||||||
|
set_location_assignment PIN_C5 -to OTG_RST_N
|
||||||
|
set_location_assignment PIN_Y15 -to IRDA_RXD
|
||||||
|
set_location_assignment PIN_U7 -to DRAM_BA[0]
|
||||||
|
set_location_assignment PIN_R4 -to DRAM_BA[1]
|
||||||
|
set_location_assignment PIN_U2 -to DRAM_DQM[0]
|
||||||
|
set_location_assignment PIN_W4 -to DRAM_DQM[1]
|
||||||
|
set_location_assignment PIN_K8 -to DRAM_DQM[2]
|
||||||
|
set_location_assignment PIN_N8 -to DRAM_DQM[3]
|
||||||
|
set_location_assignment PIN_U6 -to DRAM_RAS_N
|
||||||
|
set_location_assignment PIN_V7 -to DRAM_CAS_N
|
||||||
|
set_location_assignment PIN_AA6 -to DRAM_CKE
|
||||||
|
set_location_assignment PIN_AE5 -to DRAM_CLK
|
||||||
|
set_location_assignment PIN_V6 -to DRAM_WE_N
|
||||||
|
set_location_assignment PIN_T4 -to DRAM_CS_N
|
||||||
|
set_location_assignment PIN_W3 -to DRAM_DQ[0]
|
||||||
|
set_location_assignment PIN_W2 -to DRAM_DQ[1]
|
||||||
|
set_location_assignment PIN_V4 -to DRAM_DQ[2]
|
||||||
|
set_location_assignment PIN_W1 -to DRAM_DQ[3]
|
||||||
|
set_location_assignment PIN_V3 -to DRAM_DQ[4]
|
||||||
|
set_location_assignment PIN_V2 -to DRAM_DQ[5]
|
||||||
|
set_location_assignment PIN_V1 -to DRAM_DQ[6]
|
||||||
|
set_location_assignment PIN_U3 -to DRAM_DQ[7]
|
||||||
|
set_location_assignment PIN_Y3 -to DRAM_DQ[8]
|
||||||
|
set_location_assignment PIN_Y4 -to DRAM_DQ[9]
|
||||||
|
set_location_assignment PIN_AB1 -to DRAM_DQ[10]
|
||||||
|
set_location_assignment PIN_AA3 -to DRAM_DQ[11]
|
||||||
|
set_location_assignment PIN_AB2 -to DRAM_DQ[12]
|
||||||
|
set_location_assignment PIN_AC1 -to DRAM_DQ[13]
|
||||||
|
set_location_assignment PIN_AB3 -to DRAM_DQ[14]
|
||||||
|
set_location_assignment PIN_AC2 -to DRAM_DQ[15]
|
||||||
|
set_location_assignment PIN_M8 -to DRAM_DQ[16]
|
||||||
|
set_location_assignment PIN_L8 -to DRAM_DQ[17]
|
||||||
|
set_location_assignment PIN_P2 -to DRAM_DQ[18]
|
||||||
|
set_location_assignment PIN_N3 -to DRAM_DQ[19]
|
||||||
|
set_location_assignment PIN_N4 -to DRAM_DQ[20]
|
||||||
|
set_location_assignment PIN_M4 -to DRAM_DQ[21]
|
||||||
|
set_location_assignment PIN_M7 -to DRAM_DQ[22]
|
||||||
|
set_location_assignment PIN_L7 -to DRAM_DQ[23]
|
||||||
|
set_location_assignment PIN_U5 -to DRAM_DQ[24]
|
||||||
|
set_location_assignment PIN_R7 -to DRAM_DQ[25]
|
||||||
|
set_location_assignment PIN_R1 -to DRAM_DQ[26]
|
||||||
|
set_location_assignment PIN_R2 -to DRAM_DQ[27]
|
||||||
|
set_location_assignment PIN_R3 -to DRAM_DQ[28]
|
||||||
|
set_location_assignment PIN_T3 -to DRAM_DQ[29]
|
||||||
|
set_location_assignment PIN_U4 -to DRAM_DQ[30]
|
||||||
|
set_location_assignment PIN_U1 -to DRAM_DQ[31]
|
||||||
|
set_location_assignment PIN_R6 -to DRAM_ADDR[0]
|
||||||
|
set_location_assignment PIN_V8 -to DRAM_ADDR[1]
|
||||||
|
set_location_assignment PIN_U8 -to DRAM_ADDR[2]
|
||||||
|
set_location_assignment PIN_P1 -to DRAM_ADDR[3]
|
||||||
|
set_location_assignment PIN_V5 -to DRAM_ADDR[4]
|
||||||
|
set_location_assignment PIN_W8 -to DRAM_ADDR[5]
|
||||||
|
set_location_assignment PIN_W7 -to DRAM_ADDR[6]
|
||||||
|
set_location_assignment PIN_AA7 -to DRAM_ADDR[7]
|
||||||
|
set_location_assignment PIN_Y5 -to DRAM_ADDR[8]
|
||||||
|
set_location_assignment PIN_Y6 -to DRAM_ADDR[9]
|
||||||
|
set_location_assignment PIN_R5 -to DRAM_ADDR[10]
|
||||||
|
set_location_assignment PIN_AA5 -to DRAM_ADDR[11]
|
||||||
|
set_location_assignment PIN_Y7 -to DRAM_ADDR[12]
|
||||||
|
set_location_assignment PIN_AB7 -to SRAM_ADDR[0]
|
||||||
|
set_location_assignment PIN_AD7 -to SRAM_ADDR[1]
|
||||||
|
set_location_assignment PIN_AE7 -to SRAM_ADDR[2]
|
||||||
|
set_location_assignment PIN_AC7 -to SRAM_ADDR[3]
|
||||||
|
set_location_assignment PIN_AB6 -to SRAM_ADDR[4]
|
||||||
|
set_location_assignment PIN_AE6 -to SRAM_ADDR[5]
|
||||||
|
set_location_assignment PIN_AB5 -to SRAM_ADDR[6]
|
||||||
|
set_location_assignment PIN_AC5 -to SRAM_ADDR[7]
|
||||||
|
set_location_assignment PIN_AF5 -to SRAM_ADDR[8]
|
||||||
|
set_location_assignment PIN_T7 -to SRAM_ADDR[9]
|
||||||
|
set_location_assignment PIN_AF2 -to SRAM_ADDR[10]
|
||||||
|
set_location_assignment PIN_AD3 -to SRAM_ADDR[11]
|
||||||
|
set_location_assignment PIN_AB4 -to SRAM_ADDR[12]
|
||||||
|
set_location_assignment PIN_AC3 -to SRAM_ADDR[13]
|
||||||
|
set_location_assignment PIN_AA4 -to SRAM_ADDR[14]
|
||||||
|
set_location_assignment PIN_AB11 -to SRAM_ADDR[15]
|
||||||
|
set_location_assignment PIN_AC11 -to SRAM_ADDR[16]
|
||||||
|
set_location_assignment PIN_AB9 -to SRAM_ADDR[17]
|
||||||
|
set_location_assignment PIN_AB8 -to SRAM_ADDR[18]
|
||||||
|
set_location_assignment PIN_T8 -to SRAM_ADDR[19]
|
||||||
|
set_location_assignment PIN_AH3 -to SRAM_DQ[0]
|
||||||
|
set_location_assignment PIN_AF4 -to SRAM_DQ[1]
|
||||||
|
set_location_assignment PIN_AG4 -to SRAM_DQ[2]
|
||||||
|
set_location_assignment PIN_AH4 -to SRAM_DQ[3]
|
||||||
|
set_location_assignment PIN_AF6 -to SRAM_DQ[4]
|
||||||
|
set_location_assignment PIN_AG6 -to SRAM_DQ[5]
|
||||||
|
set_location_assignment PIN_AH6 -to SRAM_DQ[6]
|
||||||
|
set_location_assignment PIN_AF7 -to SRAM_DQ[7]
|
||||||
|
set_location_assignment PIN_AD1 -to SRAM_DQ[8]
|
||||||
|
set_location_assignment PIN_AD2 -to SRAM_DQ[9]
|
||||||
|
set_location_assignment PIN_AE2 -to SRAM_DQ[10]
|
||||||
|
set_location_assignment PIN_AE1 -to SRAM_DQ[11]
|
||||||
|
set_location_assignment PIN_AE3 -to SRAM_DQ[12]
|
||||||
|
set_location_assignment PIN_AE4 -to SRAM_DQ[13]
|
||||||
|
set_location_assignment PIN_AF3 -to SRAM_DQ[14]
|
||||||
|
set_location_assignment PIN_AG3 -to SRAM_DQ[15]
|
||||||
|
set_location_assignment PIN_AC4 -to SRAM_UB_N
|
||||||
|
set_location_assignment PIN_AD4 -to SRAM_LB_N
|
||||||
|
set_location_assignment PIN_AF8 -to SRAM_CE_N
|
||||||
|
set_location_assignment PIN_AD5 -to SRAM_OE_N
|
||||||
|
set_location_assignment PIN_AE8 -to SRAM_WE_N
|
||||||
|
set_location_assignment PIN_AG12 -to FL_ADDR[0]
|
||||||
|
set_location_assignment PIN_AH7 -to FL_ADDR[1]
|
||||||
|
set_location_assignment PIN_Y13 -to FL_ADDR[2]
|
||||||
|
set_location_assignment PIN_Y14 -to FL_ADDR[3]
|
||||||
|
set_location_assignment PIN_Y12 -to FL_ADDR[4]
|
||||||
|
set_location_assignment PIN_AA13 -to FL_ADDR[5]
|
||||||
|
set_location_assignment PIN_AA12 -to FL_ADDR[6]
|
||||||
|
set_location_assignment PIN_AB13 -to FL_ADDR[7]
|
||||||
|
set_location_assignment PIN_AB12 -to FL_ADDR[8]
|
||||||
|
set_location_assignment PIN_AB10 -to FL_ADDR[9]
|
||||||
|
set_location_assignment PIN_AE9 -to FL_ADDR[10]
|
||||||
|
set_location_assignment PIN_AF9 -to FL_ADDR[11]
|
||||||
|
set_location_assignment PIN_AA10 -to FL_ADDR[12]
|
||||||
|
set_location_assignment PIN_AD8 -to FL_ADDR[13]
|
||||||
|
set_location_assignment PIN_AC8 -to FL_ADDR[14]
|
||||||
|
set_location_assignment PIN_Y10 -to FL_ADDR[15]
|
||||||
|
set_location_assignment PIN_AA8 -to FL_ADDR[16]
|
||||||
|
set_location_assignment PIN_AH12 -to FL_ADDR[17]
|
||||||
|
set_location_assignment PIN_AC12 -to FL_ADDR[18]
|
||||||
|
set_location_assignment PIN_AD12 -to FL_ADDR[19]
|
||||||
|
set_location_assignment PIN_AE10 -to FL_ADDR[20]
|
||||||
|
set_location_assignment PIN_AD10 -to FL_ADDR[21]
|
||||||
|
set_location_assignment PIN_AD11 -to FL_ADDR[22]
|
||||||
|
set_location_assignment PIN_AH8 -to FL_DQ[0]
|
||||||
|
set_location_assignment PIN_AF10 -to FL_DQ[1]
|
||||||
|
set_location_assignment PIN_AG10 -to FL_DQ[2]
|
||||||
|
set_location_assignment PIN_AH10 -to FL_DQ[3]
|
||||||
|
set_location_assignment PIN_AF11 -to FL_DQ[4]
|
||||||
|
set_location_assignment PIN_AG11 -to FL_DQ[5]
|
||||||
|
set_location_assignment PIN_AH11 -to FL_DQ[6]
|
||||||
|
set_location_assignment PIN_AF12 -to FL_DQ[7]
|
||||||
|
set_location_assignment PIN_AG7 -to FL_CE_N
|
||||||
|
set_location_assignment PIN_AG8 -to FL_OE_N
|
||||||
|
set_location_assignment PIN_AE11 -to FL_RST_N
|
||||||
|
set_location_assignment PIN_Y1 -to FL_RY
|
||||||
|
set_location_assignment PIN_AC10 -to FL_WE_N
|
||||||
|
set_location_assignment PIN_AE12 -to FL_WP_N
|
||||||
|
set_location_assignment PIN_AB22 -to GPIO[0]
|
||||||
|
set_location_assignment PIN_AC15 -to GPIO[1]
|
||||||
|
set_location_assignment PIN_AB21 -to GPIO[2]
|
||||||
|
set_location_assignment PIN_Y17 -to GPIO[3]
|
||||||
|
set_location_assignment PIN_AC21 -to GPIO[4]
|
||||||
|
set_location_assignment PIN_Y16 -to GPIO[5]
|
||||||
|
set_location_assignment PIN_AD21 -to GPIO[6]
|
||||||
|
set_location_assignment PIN_AE16 -to GPIO[7]
|
||||||
|
set_location_assignment PIN_AD15 -to GPIO[8]
|
||||||
|
set_location_assignment PIN_AE15 -to GPIO[9]
|
||||||
|
set_location_assignment PIN_AC19 -to GPIO[10]
|
||||||
|
set_location_assignment PIN_AF16 -to GPIO[11]
|
||||||
|
set_location_assignment PIN_AD19 -to GPIO[12]
|
||||||
|
set_location_assignment PIN_AF15 -to GPIO[13]
|
||||||
|
set_location_assignment PIN_AF24 -to GPIO[14]
|
||||||
|
set_location_assignment PIN_AE21 -to GPIO[15]
|
||||||
|
set_location_assignment PIN_AF25 -to GPIO[16]
|
||||||
|
set_location_assignment PIN_AC22 -to GPIO[17]
|
||||||
|
set_location_assignment PIN_AE22 -to GPIO[18]
|
||||||
|
set_location_assignment PIN_AF21 -to GPIO[19]
|
||||||
|
set_location_assignment PIN_AF22 -to GPIO[20]
|
||||||
|
set_location_assignment PIN_AD22 -to GPIO[21]
|
||||||
|
set_location_assignment PIN_AG25 -to GPIO[22]
|
||||||
|
set_location_assignment PIN_AD25 -to GPIO[23]
|
||||||
|
set_location_assignment PIN_AH25 -to GPIO[24]
|
||||||
|
set_location_assignment PIN_AE25 -to GPIO[25]
|
||||||
|
set_location_assignment PIN_AG22 -to GPIO[26]
|
||||||
|
set_location_assignment PIN_AE24 -to GPIO[27]
|
||||||
|
set_location_assignment PIN_AH22 -to GPIO[28]
|
||||||
|
set_location_assignment PIN_AF26 -to GPIO[29]
|
||||||
|
set_location_assignment PIN_AE20 -to GPIO[30]
|
||||||
|
set_location_assignment PIN_AG23 -to GPIO[31]
|
||||||
|
set_location_assignment PIN_AF20 -to GPIO[32]
|
||||||
|
set_location_assignment PIN_AH26 -to GPIO[33]
|
||||||
|
set_location_assignment PIN_AH23 -to GPIO[34]
|
||||||
|
set_location_assignment PIN_AG26 -to GPIO[35]
|
||||||
|
set_location_assignment PIN_AH15 -to HSMC_CLKIN0
|
||||||
|
set_location_assignment PIN_AD28 -to HSMC_CLKOUT0
|
||||||
|
set_location_assignment PIN_AE26 -to HSMC_D[0]
|
||||||
|
set_location_assignment PIN_AE28 -to HSMC_D[1]
|
||||||
|
set_location_assignment PIN_AE27 -to HSMC_D[2]
|
||||||
|
set_location_assignment PIN_AF27 -to HSMC_D[3]
|
||||||
|
set_location_assignment PIN_J27 -to HSMC_CLKIN_P1
|
||||||
|
set_location_assignment PIN_J28 -to HSMC_CLKIN_N1
|
||||||
|
set_location_assignment PIN_G23 -to HSMC_CLKOUT_P1
|
||||||
|
set_location_assignment PIN_G24 -to HSMC_CLKOUT_N1
|
||||||
|
set_location_assignment PIN_Y27 -to HSMC_CLKIN_P2
|
||||||
|
set_location_assignment PIN_Y28 -to HSMC_CLKIN_N2
|
||||||
|
set_location_assignment PIN_V23 -to HSMC_CLKOUT_P2
|
||||||
|
set_location_assignment PIN_V24 -to HSMC_CLKOUT_N2
|
||||||
|
set_location_assignment PIN_D27 -to HSMC_TX_D_P[0]
|
||||||
|
set_location_assignment PIN_D28 -to HSMC_TX_D_N[0]
|
||||||
|
set_location_assignment PIN_E27 -to HSMC_TX_D_P[1]
|
||||||
|
set_location_assignment PIN_E28 -to HSMC_TX_D_N[1]
|
||||||
|
set_location_assignment PIN_F27 -to HSMC_TX_D_P[2]
|
||||||
|
set_location_assignment PIN_F28 -to HSMC_TX_D_N[2]
|
||||||
|
set_location_assignment PIN_G27 -to HSMC_TX_D_P[3]
|
||||||
|
set_location_assignment PIN_G28 -to HSMC_TX_D_N[3]
|
||||||
|
set_location_assignment PIN_K27 -to HSMC_TX_D_P[4]
|
||||||
|
set_location_assignment PIN_K28 -to HSMC_TX_D_N[4]
|
||||||
|
set_location_assignment PIN_M27 -to HSMC_TX_D_P[5]
|
||||||
|
set_location_assignment PIN_M28 -to HSMC_TX_D_N[5]
|
||||||
|
set_location_assignment PIN_K21 -to HSMC_TX_D_P[6]
|
||||||
|
set_location_assignment PIN_K22 -to HSMC_TX_D_N[6]
|
||||||
|
set_location_assignment PIN_H23 -to HSMC_TX_D_P[7]
|
||||||
|
set_location_assignment PIN_H24 -to HSMC_TX_D_N[7]
|
||||||
|
set_location_assignment PIN_J23 -to HSMC_TX_D_P[8]
|
||||||
|
set_location_assignment PIN_J24 -to HSMC_TX_D_N[8]
|
||||||
|
set_location_assignment PIN_P27 -to HSMC_TX_D_P[9]
|
||||||
|
set_location_assignment PIN_P28 -to HSMC_TX_D_N[9]
|
||||||
|
set_location_assignment PIN_J25 -to HSMC_TX_D_P[10]
|
||||||
|
set_location_assignment PIN_J26 -to HSMC_TX_D_N[10]
|
||||||
|
set_location_assignment PIN_L27 -to HSMC_TX_D_P[11]
|
||||||
|
set_location_assignment PIN_L28 -to HSMC_TX_D_N[11]
|
||||||
|
set_location_assignment PIN_V25 -to HSMC_TX_D_P[12]
|
||||||
|
set_location_assignment PIN_V26 -to HSMC_TX_D_N[12]
|
||||||
|
set_location_assignment PIN_R27 -to HSMC_TX_D_P[13]
|
||||||
|
set_location_assignment PIN_R28 -to HSMC_TX_D_N[13]
|
||||||
|
set_location_assignment PIN_U27 -to HSMC_TX_D_P[14]
|
||||||
|
set_location_assignment PIN_U28 -to HSMC_TX_D_N[14]
|
||||||
|
set_location_assignment PIN_V27 -to HSMC_TX_D_P[15]
|
||||||
|
set_location_assignment PIN_V28 -to HSMC_TX_D_N[15]
|
||||||
|
set_location_assignment PIN_U22 -to HSMC_TX_D_P[16]
|
||||||
|
set_location_assignment PIN_V22 -to HSMC_TX_D_N[16]
|
||||||
|
set_location_assignment PIN_F24 -to HSMC_RX_D_P[0]
|
||||||
|
set_location_assignment PIN_F25 -to HSMC_RX_D_N[0]
|
||||||
|
set_location_assignment PIN_D26 -to HSMC_RX_D_P[1]
|
||||||
|
set_location_assignment PIN_C27 -to HSMC_RX_D_N[1]
|
||||||
|
set_location_assignment PIN_F26 -to HSMC_RX_D_P[2]
|
||||||
|
set_location_assignment PIN_E26 -to HSMC_RX_D_N[2]
|
||||||
|
set_location_assignment PIN_G25 -to HSMC_RX_D_P[3]
|
||||||
|
set_location_assignment PIN_G26 -to HSMC_RX_D_N[3]
|
||||||
|
set_location_assignment PIN_H25 -to HSMC_RX_D_P[4]
|
||||||
|
set_location_assignment PIN_H26 -to HSMC_RX_D_N[4]
|
||||||
|
set_location_assignment PIN_K25 -to HSMC_RX_D_P[5]
|
||||||
|
set_location_assignment PIN_K26 -to HSMC_RX_D_N[5]
|
||||||
|
set_location_assignment PIN_L23 -to HSMC_RX_D_P[6]
|
||||||
|
set_location_assignment PIN_L24 -to HSMC_RX_D_N[6]
|
||||||
|
set_location_assignment PIN_M25 -to HSMC_RX_D_P[7]
|
||||||
|
set_location_assignment PIN_M26 -to HSMC_RX_D_N[7]
|
||||||
|
set_location_assignment PIN_R25 -to HSMC_RX_D_P[8]
|
||||||
|
set_location_assignment PIN_R26 -to HSMC_RX_D_N[8]
|
||||||
|
set_location_assignment PIN_T25 -to HSMC_RX_D_P[9]
|
||||||
|
set_location_assignment PIN_T26 -to HSMC_RX_D_N[9]
|
||||||
|
set_location_assignment PIN_U25 -to HSMC_RX_D_P[10]
|
||||||
|
set_location_assignment PIN_U26 -to HSMC_RX_D_N[10]
|
||||||
|
set_location_assignment PIN_L21 -to HSMC_RX_D_P[11]
|
||||||
|
set_location_assignment PIN_L22 -to HSMC_RX_D_N[11]
|
||||||
|
set_location_assignment PIN_N25 -to HSMC_RX_D_P[12]
|
||||||
|
set_location_assignment PIN_N26 -to HSMC_RX_D_N[12]
|
||||||
|
set_location_assignment PIN_P25 -to HSMC_RX_D_P[13]
|
||||||
|
set_location_assignment PIN_P26 -to HSMC_RX_D_N[13]
|
||||||
|
set_location_assignment PIN_P21 -to HSMC_RX_D_P[14]
|
||||||
|
set_location_assignment PIN_R21 -to HSMC_RX_D_N[14]
|
||||||
|
set_location_assignment PIN_R22 -to HSMC_RX_D_P[15]
|
||||||
|
set_location_assignment PIN_R23 -to HSMC_RX_D_N[15]
|
||||||
|
set_location_assignment PIN_T21 -to HSMC_RX_D_P[16]
|
||||||
|
set_location_assignment PIN_T22 -to HSMC_RX_D_N[16]
|
||||||
|
set_location_assignment PIN_J10 -to EX_IO[0]
|
||||||
|
set_location_assignment PIN_J14 -to EX_IO[1]
|
||||||
|
set_location_assignment PIN_H13 -to EX_IO[2]
|
||||||
|
set_location_assignment PIN_H14 -to EX_IO[3]
|
||||||
|
set_location_assignment PIN_F14 -to EX_IO[4]
|
||||||
|
set_location_assignment PIN_E10 -to EX_IO[5]
|
||||||
|
set_location_assignment PIN_D9 -to EX_IO[6]
|
||||||
|
set_global_assignment -name VHDL_FILE AddSub4.vhd
|
||||||
|
set_instance_assignment -name PARTITION_HIERARCHY root_partition -to | -section_id Top
|
Binary file not shown.
|
@ -0,0 +1,16 @@
|
||||||
|
library IEEE;
|
||||||
|
use IEEE.STD_LOGIC_1164.all;
|
||||||
|
|
||||||
|
entity FullAdder is
|
||||||
|
port
|
||||||
|
(
|
||||||
|
a, b, cin : in std_logic;
|
||||||
|
s, cout : out std_logic
|
||||||
|
);
|
||||||
|
end FullAdder;
|
||||||
|
|
||||||
|
architecture Behavioral of FullAdder is
|
||||||
|
begin
|
||||||
|
s <= a xor b xor cin;
|
||||||
|
cout <= (a and b) or (a and cin) or (b and cin);
|
||||||
|
end Behavioral;
|
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
|
@ -0,0 +1,7 @@
|
||||||
|
{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1678380693793 ""}
|
||||||
|
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Assembler Quartus Prime " "Running Quartus Prime Assembler" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1678380693794 ""} { "Info" "IQEXE_START_BANNER_TIME" "Thu Mar 9 16:51:33 2023 " "Processing started: Thu Mar 9 16:51:33 2023" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1678380693794 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Assembler" 0 -1 1678380693794 ""}
|
||||||
|
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_asm --read_settings_files=off --write_settings_files=off AdderDemo -c AdderDemo " "Command: quartus_asm --read_settings_files=off --write_settings_files=off AdderDemo -c AdderDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Assembler" 0 -1 1678380693794 ""}
|
||||||
|
{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Assembler" 0 -1 1678380693930 ""}
|
||||||
|
{ "Info" "IASM_ASM_GENERATING_POWER_DATA" "" "Writing out detailed assembly data for power analysis" { } { } 0 115031 "Writing out detailed assembly data for power analysis" 0 0 "Assembler" 0 -1 1678380695489 ""}
|
||||||
|
{ "Info" "IASM_ASM_GENERATING_PROGRAMMING_FILES" "" "Assembler is generating device programming files" { } { } 0 115030 "Assembler is generating device programming files" 0 0 "Assembler" 0 -1 1678380695577 ""}
|
||||||
|
{ "Info" "IQEXE_ERROR_COUNT" "Assembler 0 s 1 Quartus Prime " "Quartus Prime Assembler was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "362 " "Peak virtual memory: 362 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1678380695783 ""} { "Info" "IQEXE_END_BANNER_TIME" "Thu Mar 9 16:51:35 2023 " "Processing ended: Thu Mar 9 16:51:35 2023" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1678380695783 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:02 " "Elapsed time: 00:00:02" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1678380695783 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:02 " "Total CPU time (on all processors): 00:00:02" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1678380695783 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Assembler" 0 -1 1678380695783 ""}
|
Binary file not shown.
Binary file not shown.
|
@ -0,0 +1,5 @@
|
||||||
|
<?xml version="1.0" ?>
|
||||||
|
<LOG_ROOT>
|
||||||
|
<PROJECT NAME="AdderDemo">
|
||||||
|
</PROJECT>
|
||||||
|
</LOG_ROOT>
|
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
|
@ -0,0 +1,76 @@
|
||||||
|
v1
|
||||||
|
IO_RULES,NUM_CLKS_NOT_EXCEED_CLKS_AVAILABLE,INAPPLICABLE,IO_000002,Capacity Checks,Number of clocks in an I/O bank should not exceed the number of clocks available.,Critical,No Global Signal assignments found.,,I/O,,
|
||||||
|
IO_RULES,NUM_PINS_NOT_EXCEED_LOC_AVAILABLE,PASS,IO_000001,Capacity Checks,Number of pins in an I/O bank should not exceed the number of locations available.,Critical,0 such failures found.,,I/O,,
|
||||||
|
IO_RULES,NUM_VREF_NOT_EXCEED_LOC_AVAILABLE,PASS,IO_000003,Capacity Checks,Number of pins in a Vrefgroup should not exceed the number of locations available.,Critical,0 such failures found.,,I/O,,
|
||||||
|
IO_RULES,IO_BANK_SUPPORT_VCCIO,INAPPLICABLE,IO_000004,Voltage Compatibility Checks,The I/O bank should support the requested VCCIO.,Critical,No IOBANK_VCCIO assignments found.,,I/O,,
|
||||||
|
IO_RULES,IO_BANK_NOT_HAVE_COMPETING_VREF,INAPPLICABLE,IO_000005,Voltage Compatibility Checks,The I/O bank should not have competing VREF values.,Critical,No VREF I/O Standard assignments found.,,I/O,,
|
||||||
|
IO_RULES,IO_BANK_NOT_HAVE_COMPETING_VCCIO,PASS,IO_000006,Voltage Compatibility Checks,The I/O bank should not have competing VCCIO values.,Critical,0 such failures found.,,I/O,,
|
||||||
|
IO_RULES,CHECK_UNAVAILABLE_LOC,PASS,IO_000007,Valid Location Checks,Checks for unavailable locations.,Critical,0 such failures found.,,I/O,,
|
||||||
|
IO_RULES,CHECK_RESERVED_LOC,INAPPLICABLE,IO_000008,Valid Location Checks,Checks for reserved locations.,Critical,No reserved LogicLock region found.,,I/O,,
|
||||||
|
IO_RULES,OCT_SUPPORTS_SLEW_RATE,INAPPLICABLE,IO_000047,I/O Properties Checks for One I/O,On Chip Termination and Slew Rate should not be used at the same time.,Critical,No Slew Rate assignments found.,,I/O,,
|
||||||
|
IO_RULES,LOC_SUPPORTS_SLEW_RATE,INAPPLICABLE,IO_000046,I/O Properties Checks for One I/O,The location should support the requested Slew Rate value.,Critical,No Slew Rate assignments found.,,I/O,,
|
||||||
|
IO_RULES,IO_STD_SUPPORTS_SLEW_RATE,INAPPLICABLE,IO_000045,I/O Properties Checks for One I/O,The I/O standard should support the requested Slew Rate value.,Critical,No Slew Rate assignments found.,,I/O,,
|
||||||
|
IO_RULES,WEAK_PULL_UP_AND_BUS_HOLD_NOT_USED_SIMULTANEOUSLY,INAPPLICABLE,IO_000027,I/O Properties Checks for One I/O,Weak Pull Up and Bus Hold should not be used at the same time.,Critical,No Enable Bus-Hold Circuitry or Weak Pull-Up Resistor assignments found.,,I/O,,
|
||||||
|
IO_RULES,OCT_AND_CURRENT_STRENGTH_NOT_USED_SIMULTANEOUSLY,INAPPLICABLE,IO_000026,I/O Properties Checks for One I/O,On Chip Termination and Current Strength should not be used at the same time.,Critical,No Current Strength assignments found.,,I/O,,
|
||||||
|
IO_RULES,IO_DIR_SUPPORT_OCT_VALUE,PASS,IO_000024,I/O Properties Checks for One I/O,The I/O direction should support the On Chip Termination value.,Critical,0 such failures found.,,I/O,,
|
||||||
|
IO_RULES,IO_STD_SUPPORT_OPEN_DRAIN_VALUE,INAPPLICABLE,IO_000023,I/O Properties Checks for One I/O,The I/O standard should support the Open Drain value.,Critical,No open drain assignments found.,,I/O,,
|
||||||
|
IO_RULES,IO_STD_SUPPORT_BUS_HOLD_VALUE,INAPPLICABLE,IO_000022,I/O Properties Checks for One I/O,The I/O standard should support the requested Bus Hold value.,Critical,No Enable Bus-Hold Circuitry assignments found.,,I/O,,
|
||||||
|
IO_RULES,IO_STD_SUPPORT_WEAK_PULL_UP_VALUE,INAPPLICABLE,IO_000021,I/O Properties Checks for One I/O,The I/O standard should support the requested Weak Pull Up value.,Critical,No Weak Pull-Up Resistor assignments found.,,I/O,,
|
||||||
|
IO_RULES,IO_STD_SUPPORT_PCI_CLAMP_DIODE,PASS,IO_000020,I/O Properties Checks for One I/O,The I/O standard should support the requested PCI Clamp Diode.,Critical,0 such failures found.,,I/O,,
|
||||||
|
IO_RULES,IO_STD_SUPPORT_OCT_VALUE,PASS,IO_000019,I/O Properties Checks for One I/O,The I/O standard should support the requested On Chip Termination value.,Critical,0 such failures found.,,I/O,,
|
||||||
|
IO_RULES,IO_STD_SUPPORT_CURRENT_STRENGTH,INAPPLICABLE,IO_000018,I/O Properties Checks for One I/O,The I/O standard should support the requested Current Strength.,Critical,No Current Strength assignments found.,,I/O,,
|
||||||
|
IO_RULES,LOC_SUPPORT_PCI_CLAMP_DIODE,PASS,IO_000015,I/O Properties Checks for One I/O,The location should support the requested PCI Clamp Diode.,Critical,0 such failures found.,,I/O,,
|
||||||
|
IO_RULES,LOC_SUPPORT_WEAK_PULL_UP_VALUE,INAPPLICABLE,IO_000014,I/O Properties Checks for One I/O,The location should support the requested Weak Pull Up value.,Critical,No Weak Pull-Up Resistor assignments found.,,I/O,,
|
||||||
|
IO_RULES,LOC_SUPPORT_BUS_HOLD_VALUE,INAPPLICABLE,IO_000013,I/O Properties Checks for One I/O,The location should support the requested Bus Hold value.,Critical,No Enable Bus-Hold Circuitry assignments found.,,I/O,,
|
||||||
|
IO_RULES,LOC_SUPPORT_OCT_VALUE,PASS,IO_000012,I/O Properties Checks for One I/O,The location should support the requested On Chip Termination value.,Critical,0 such failures found.,,I/O,,
|
||||||
|
IO_RULES,LOC_SUPPORT_CURRENT_STRENGTH,INAPPLICABLE,IO_000011,I/O Properties Checks for One I/O,The location should support the requested Current Strength.,Critical,No Current Strength assignments found.,,I/O,,
|
||||||
|
IO_RULES,LOC_SUPPORT_IO_DIR,PASS,IO_000010,I/O Properties Checks for One I/O,The location should support the requested I/O direction.,Critical,0 such failures found.,,I/O,,
|
||||||
|
IO_RULES,LOC_SUPPORT_IO_STD,PASS,IO_000009,I/O Properties Checks for One I/O,The location should support the requested I/O standard.,Critical,0 such failures found.,,I/O,,
|
||||||
|
IO_RULES,CURRENT_DENSITY_FOR_CONSECUTIVE_IO_NOT_EXCEED_CURRENT_VALUE,PASS,IO_000033,Electromigration Checks,Current density for consecutive I/Os should not exceed 240mA for row I/Os and 240mA for column I/Os.,Critical,0 such failures found.,,I/O,,
|
||||||
|
IO_RULES,SINGLE_ENDED_OUTPUTS_LAB_ROWS_FROM_DIFF_IO,INAPPLICABLE,IO_000034,SI Related Distance Checks,Single-ended outputs should be 5 LAB row(s) away from a differential I/O.,High,No Differential I/O Standard assignments found.,,I/O,,
|
||||||
|
IO_RULES,MAX_20_OUTPUTS_ALLOWED_IN_VREFGROUP,INAPPLICABLE,IO_000042,SI Related SSO Limit Checks,No more than 20 outputs are allowed in a VREF group when VREF is being read from.,High,No VREF I/O Standard assignments found.,,I/O,,
|
||||||
|
IO_RULES,DEV_IO_RULE_OCT_DISCLAIMER,,,,,,,,,,
|
||||||
|
IO_RULES_MATRIX,Pin/Rules,IO_000002;IO_000001;IO_000003;IO_000004;IO_000005;IO_000006;IO_000007;IO_000008;IO_000047;IO_000046;IO_000045;IO_000027;IO_000026;IO_000024;IO_000023;IO_000022;IO_000021;IO_000020;IO_000019;IO_000018;IO_000015;IO_000014;IO_000013;IO_000012;IO_000011;IO_000010;IO_000009;IO_000033;IO_000034;IO_000042,
|
||||||
|
IO_RULES_MATRIX,Total Pass,0;34;34;0;0;34;34;0;0;0;0;0;0;15;0;0;0;19;15;0;19;0;0;15;0;34;34;34;0;0,
|
||||||
|
IO_RULES_MATRIX,Total Unchecked,0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0,
|
||||||
|
IO_RULES_MATRIX,Total Inapplicable,34;0;0;34;34;0;0;34;34;34;34;34;34;19;34;34;34;15;19;34;15;34;34;19;34;0;0;0;34;34,
|
||||||
|
IO_RULES_MATRIX,Total Fail,0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0;0,
|
||||||
|
IO_RULES_MATRIX,LEDR[14],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,LEDR[13],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,LEDR[12],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,LEDR[11],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,LEDR[10],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,LEDR[9],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,LEDR[8],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,LEDR[7],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,LEDR[6],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,LEDR[5],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,LEDR[4],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,LEDR[3],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,LEDR[2],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,LEDR[1],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,LEDR[0],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,SW[9],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,SW[8],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,KEY[0],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,SW[13],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,SW[17],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,SW[12],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,SW[16],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,SW[11],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,SW[15],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,SW[10],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,SW[14],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,SW[7],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,SW[3],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,SW[6],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,SW[2],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,SW[0],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,SW[4],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,SW[1],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_MATRIX,SW[5],Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Pass;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Pass;Inapplicable;Inapplicable;Inapplicable;Inapplicable;Pass;Pass;Pass;Inapplicable;Inapplicable,
|
||||||
|
IO_RULES_SUMMARY,Total I/O Rules,30,
|
||||||
|
IO_RULES_SUMMARY,Number of I/O Rules Passed,12,
|
||||||
|
IO_RULES_SUMMARY,Number of I/O Rules Failed,0,
|
||||||
|
IO_RULES_SUMMARY,Number of I/O Rules Unchecked,0,
|
||||||
|
IO_RULES_SUMMARY,Number of I/O Rules Inapplicable,18,
|
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
|
@ -0,0 +1,3 @@
|
||||||
|
Quartus_Version = Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition
|
||||||
|
Version_Index = 520278016
|
||||||
|
Creation_Time = Thu Mar 9 16:40:21 2023
|
|
@ -0,0 +1,6 @@
|
||||||
|
{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1678380698268 ""}
|
||||||
|
{ "Info" "IQEXE_START_BANNER_PRODUCT" "EDA Netlist Writer Quartus Prime " "Running Quartus Prime EDA Netlist Writer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1678380698268 ""} { "Info" "IQEXE_START_BANNER_TIME" "Thu Mar 9 16:51:38 2023 " "Processing started: Thu Mar 9 16:51:38 2023" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1678380698268 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "EDA Netlist Writer" 0 -1 1678380698268 ""}
|
||||||
|
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_eda --read_settings_files=off --write_settings_files=off AdderDemo -c AdderDemo " "Command: quartus_eda --read_settings_files=off --write_settings_files=off AdderDemo -c AdderDemo" { } { } 0 0 "Command: %1!s!" 0 0 "EDA Netlist Writer" 0 -1 1678380698269 ""}
|
||||||
|
{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "EDA Netlist Writer" 0 -1 1678380698444 ""}
|
||||||
|
{ "Info" "IWSC_DONE_HDL_GENERATION" "AdderDemo.vho /home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/simulation/modelsim/ simulation " "Generated file AdderDemo.vho in folder \"/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/simulation/modelsim/\" for EDA simulation tool" { } { } 0 204019 "Generated file %1!s! in folder \"%2!s!\" for EDA %3!s! tool" 0 0 "EDA Netlist Writer" 0 -1 1678380698471 ""}
|
||||||
|
{ "Info" "IQEXE_ERROR_COUNT" "EDA Netlist Writer 0 s 1 Quartus Prime " "Quartus Prime EDA Netlist Writer was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "612 " "Peak virtual memory: 612 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1678380698483 ""} { "Info" "IQEXE_END_BANNER_TIME" "Thu Mar 9 16:51:38 2023 " "Processing ended: Thu Mar 9 16:51:38 2023" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1678380698483 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:00 " "Elapsed time: 00:00:00" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1678380698483 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:00 " "Total CPU time (on all processors): 00:00:00" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1678380698483 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "EDA Netlist Writer" 0 -1 1678380698483 ""}
|
File diff suppressed because one or more lines are too long
|
@ -0,0 +1,139 @@
|
||||||
|
|AdderDemo
|
||||||
|
LEDR[0] <= Adder4:Adder4Demo.s[0]
|
||||||
|
LEDR[1] <= Adder4:Adder4Demo.s[1]
|
||||||
|
LEDR[2] <= Adder4:Adder4Demo.s[2]
|
||||||
|
LEDR[3] <= Adder4:Adder4Demo.s[3]
|
||||||
|
LEDR[4] <= Adder4:Adder4Demo.cout
|
||||||
|
LEDR[5] <= <GND>
|
||||||
|
LEDR[6] <= <GND>
|
||||||
|
LEDR[7] <= <GND>
|
||||||
|
LEDR[8] <= <GND>
|
||||||
|
LEDR[9] <= <GND>
|
||||||
|
LEDR[10] <= AddSub4:AddSub4Demo.s[0]
|
||||||
|
LEDR[11] <= AddSub4:AddSub4Demo.s[1]
|
||||||
|
LEDR[12] <= AddSub4:AddSub4Demo.s[2]
|
||||||
|
LEDR[13] <= AddSub4:AddSub4Demo.s[3]
|
||||||
|
LEDR[14] <= AddSub4:AddSub4Demo.cout
|
||||||
|
SW[0] => Adder4:Adder4Demo.b[0]
|
||||||
|
SW[1] => Adder4:Adder4Demo.b[1]
|
||||||
|
SW[2] => Adder4:Adder4Demo.b[2]
|
||||||
|
SW[3] => Adder4:Adder4Demo.b[3]
|
||||||
|
SW[4] => Adder4:Adder4Demo.a[0]
|
||||||
|
SW[5] => Adder4:Adder4Demo.a[1]
|
||||||
|
SW[6] => Adder4:Adder4Demo.a[2]
|
||||||
|
SW[7] => Adder4:Adder4Demo.a[3]
|
||||||
|
SW[8] => ~NO_FANOUT~
|
||||||
|
SW[9] => ~NO_FANOUT~
|
||||||
|
SW[10] => AddSub4:AddSub4Demo.b[0]
|
||||||
|
SW[11] => AddSub4:AddSub4Demo.b[1]
|
||||||
|
SW[12] => AddSub4:AddSub4Demo.b[2]
|
||||||
|
SW[13] => AddSub4:AddSub4Demo.b[3]
|
||||||
|
SW[14] => AddSub4:AddSub4Demo.a[0]
|
||||||
|
SW[15] => AddSub4:AddSub4Demo.a[1]
|
||||||
|
SW[16] => AddSub4:AddSub4Demo.a[2]
|
||||||
|
SW[17] => AddSub4:AddSub4Demo.a[3]
|
||||||
|
KEY[0] => AddSub4:AddSub4Demo.sub
|
||||||
|
|
||||||
|
|
||||||
|
|AdderDemo|Adder4:Adder4Demo
|
||||||
|
a[0] => fulladder:bit0.a
|
||||||
|
a[1] => fulladder:bit1.a
|
||||||
|
a[2] => fulladder:bit2.a
|
||||||
|
a[3] => fulladder:bit3.a
|
||||||
|
b[0] => fulladder:bit0.b
|
||||||
|
b[1] => fulladder:bit1.b
|
||||||
|
b[2] => fulladder:bit2.b
|
||||||
|
b[3] => fulladder:bit3.b
|
||||||
|
cin => fulladder:bit0.cin
|
||||||
|
s[0] <= fulladder:bit0.s
|
||||||
|
s[1] <= fulladder:bit1.s
|
||||||
|
s[2] <= fulladder:bit2.s
|
||||||
|
s[3] <= fulladder:bit3.s
|
||||||
|
cout <= fulladder:bit3.cout
|
||||||
|
|
||||||
|
|
||||||
|
|AdderDemo|Adder4:Adder4Demo|FullAdder:bit0
|
||||||
|
a => s.IN0
|
||||||
|
a => cout.IN0
|
||||||
|
a => cout.IN0
|
||||||
|
b => s.IN1
|
||||||
|
b => cout.IN1
|
||||||
|
b => cout.IN0
|
||||||
|
cin => s.IN1
|
||||||
|
cin => cout.IN1
|
||||||
|
cin => cout.IN1
|
||||||
|
s <= s.DB_MAX_OUTPUT_PORT_TYPE
|
||||||
|
cout <= cout.DB_MAX_OUTPUT_PORT_TYPE
|
||||||
|
|
||||||
|
|
||||||
|
|AdderDemo|Adder4:Adder4Demo|FullAdder:bit1
|
||||||
|
a => s.IN0
|
||||||
|
a => cout.IN0
|
||||||
|
a => cout.IN0
|
||||||
|
b => s.IN1
|
||||||
|
b => cout.IN1
|
||||||
|
b => cout.IN0
|
||||||
|
cin => s.IN1
|
||||||
|
cin => cout.IN1
|
||||||
|
cin => cout.IN1
|
||||||
|
s <= s.DB_MAX_OUTPUT_PORT_TYPE
|
||||||
|
cout <= cout.DB_MAX_OUTPUT_PORT_TYPE
|
||||||
|
|
||||||
|
|
||||||
|
|AdderDemo|Adder4:Adder4Demo|FullAdder:bit2
|
||||||
|
a => s.IN0
|
||||||
|
a => cout.IN0
|
||||||
|
a => cout.IN0
|
||||||
|
b => s.IN1
|
||||||
|
b => cout.IN1
|
||||||
|
b => cout.IN0
|
||||||
|
cin => s.IN1
|
||||||
|
cin => cout.IN1
|
||||||
|
cin => cout.IN1
|
||||||
|
s <= s.DB_MAX_OUTPUT_PORT_TYPE
|
||||||
|
cout <= cout.DB_MAX_OUTPUT_PORT_TYPE
|
||||||
|
|
||||||
|
|
||||||
|
|AdderDemo|Adder4:Adder4Demo|FullAdder:bit3
|
||||||
|
a => s.IN0
|
||||||
|
a => cout.IN0
|
||||||
|
a => cout.IN0
|
||||||
|
b => s.IN1
|
||||||
|
b => cout.IN1
|
||||||
|
b => cout.IN0
|
||||||
|
cin => s.IN1
|
||||||
|
cin => cout.IN1
|
||||||
|
cin => cout.IN1
|
||||||
|
s <= s.DB_MAX_OUTPUT_PORT_TYPE
|
||||||
|
cout <= cout.DB_MAX_OUTPUT_PORT_TYPE
|
||||||
|
|
||||||
|
|
||||||
|
|AdderDemo|AddSub4:AddSub4Demo
|
||||||
|
a[0] => Add0.IN10
|
||||||
|
a[0] => Add1.IN6
|
||||||
|
a[1] => Add0.IN9
|
||||||
|
a[1] => Add1.IN5
|
||||||
|
a[2] => Add0.IN8
|
||||||
|
a[2] => Add1.IN4
|
||||||
|
a[3] => Add0.IN7
|
||||||
|
a[3] => Add1.IN3
|
||||||
|
b[0] => Add1.IN10
|
||||||
|
b[0] => Add0.IN6
|
||||||
|
b[1] => Add1.IN9
|
||||||
|
b[1] => Add0.IN5
|
||||||
|
b[2] => Add1.IN8
|
||||||
|
b[2] => Add0.IN4
|
||||||
|
b[3] => Add1.IN7
|
||||||
|
b[3] => Add0.IN3
|
||||||
|
sub => s_s.OUTPUTSELECT
|
||||||
|
sub => s_s.OUTPUTSELECT
|
||||||
|
sub => s_s.OUTPUTSELECT
|
||||||
|
sub => s_s.OUTPUTSELECT
|
||||||
|
sub => s_s.OUTPUTSELECT
|
||||||
|
s[0] <= s_s.DB_MAX_OUTPUT_PORT_TYPE
|
||||||
|
s[1] <= s_s.DB_MAX_OUTPUT_PORT_TYPE
|
||||||
|
s[2] <= s_s.DB_MAX_OUTPUT_PORT_TYPE
|
||||||
|
s[3] <= s_s.DB_MAX_OUTPUT_PORT_TYPE
|
||||||
|
cout <= s_s.DB_MAX_OUTPUT_PORT_TYPE
|
||||||
|
|
||||||
|
|
Binary file not shown.
|
@ -0,0 +1,114 @@
|
||||||
|
<TABLE>
|
||||||
|
<TR bgcolor="#C0C0C0">
|
||||||
|
<TH>Hierarchy</TH>
|
||||||
|
<TH>Input</TH>
|
||||||
|
<TH>Constant Input</TH>
|
||||||
|
<TH>Unused Input</TH>
|
||||||
|
<TH>Floating Input</TH>
|
||||||
|
<TH>Output</TH>
|
||||||
|
<TH>Constant Output</TH>
|
||||||
|
<TH>Unused Output</TH>
|
||||||
|
<TH>Floating Output</TH>
|
||||||
|
<TH>Bidir</TH>
|
||||||
|
<TH>Constant Bidir</TH>
|
||||||
|
<TH>Unused Bidir</TH>
|
||||||
|
<TH>Input only Bidir</TH>
|
||||||
|
<TH>Output only Bidir</TH>
|
||||||
|
</TR>
|
||||||
|
<TR >
|
||||||
|
<TD >AddSub4Demo</TD>
|
||||||
|
<TD >9</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >5</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
</TR>
|
||||||
|
<TR >
|
||||||
|
<TD >Adder4Demo|bit3</TD>
|
||||||
|
<TD >3</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >2</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
</TR>
|
||||||
|
<TR >
|
||||||
|
<TD >Adder4Demo|bit2</TD>
|
||||||
|
<TD >3</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >2</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
</TR>
|
||||||
|
<TR >
|
||||||
|
<TD >Adder4Demo|bit1</TD>
|
||||||
|
<TD >3</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >2</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
</TR>
|
||||||
|
<TR >
|
||||||
|
<TD >Adder4Demo|bit0</TD>
|
||||||
|
<TD >3</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >2</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
</TR>
|
||||||
|
<TR >
|
||||||
|
<TD >Adder4Demo</TD>
|
||||||
|
<TD >9</TD>
|
||||||
|
<TD >1</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >1</TD>
|
||||||
|
<TD >5</TD>
|
||||||
|
<TD >1</TD>
|
||||||
|
<TD >1</TD>
|
||||||
|
<TD >1</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
<TD >0</TD>
|
||||||
|
</TR>
|
||||||
|
</TABLE>
|
Binary file not shown.
|
@ -0,0 +1,12 @@
|
||||||
|
+----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
|
||||||
|
; Legal Partition Candidates ;
|
||||||
|
+-----------------+-------+----------------+--------------+----------------+--------+-----------------+---------------+-----------------+-------+----------------+--------------+------------------+-------------------+
|
||||||
|
; Hierarchy ; Input ; Constant Input ; Unused Input ; Floating Input ; Output ; Constant Output ; Unused Output ; Floating Output ; Bidir ; Constant Bidir ; Unused Bidir ; Input only Bidir ; Output only Bidir ;
|
||||||
|
+-----------------+-------+----------------+--------------+----------------+--------+-----------------+---------------+-----------------+-------+----------------+--------------+------------------+-------------------+
|
||||||
|
; AddSub4Demo ; 9 ; 0 ; 0 ; 0 ; 5 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ;
|
||||||
|
; Adder4Demo|bit3 ; 3 ; 0 ; 0 ; 0 ; 2 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ;
|
||||||
|
; Adder4Demo|bit2 ; 3 ; 0 ; 0 ; 0 ; 2 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ;
|
||||||
|
; Adder4Demo|bit1 ; 3 ; 0 ; 0 ; 0 ; 2 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ;
|
||||||
|
; Adder4Demo|bit0 ; 3 ; 0 ; 0 ; 0 ; 2 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ;
|
||||||
|
; Adder4Demo ; 9 ; 1 ; 0 ; 1 ; 5 ; 1 ; 1 ; 1 ; 0 ; 0 ; 0 ; 0 ; 0 ;
|
||||||
|
+-----------------+-------+----------------+--------------+----------------+--------+-----------------+---------------+-----------------+-------+----------------+--------------+------------------+-------------------+
|
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
|
@ -0,0 +1 @@
|
||||||
|
v1
|
|
@ -0,0 +1,20 @@
|
||||||
|
{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1678380679758 ""}
|
||||||
|
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Analysis & Synthesis Quartus Prime " "Running Quartus Prime Analysis & Synthesis" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1678380679758 ""} { "Info" "IQEXE_START_BANNER_TIME" "Thu Mar 9 16:51:19 2023 " "Processing started: Thu Mar 9 16:51:19 2023" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1678380679758 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1678380679758 ""}
|
||||||
|
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_map --read_settings_files=on --write_settings_files=off AdderDemo -c AdderDemo " "Command: quartus_map --read_settings_files=on --write_settings_files=off AdderDemo -c AdderDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1678380679758 ""}
|
||||||
|
{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Analysis & Synthesis" 0 -1 1678380679908 ""}
|
||||||
|
{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Analysis & Synthesis" 0 -1 1678380679908 ""}
|
||||||
|
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "FullAdder.vhd 2 1 " "Found 2 design units, including 1 entities, in source file FullAdder.vhd" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 FullAdder-Behavioral " "Found design unit 1: FullAdder-Behavioral" { } { { "FullAdder.vhd" "" { Text "/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/FullAdder.vhd" 12 -1 0 } } } 0 12022 "Found design unit %1!d!: %2!s!" 0 0 "Design Software" 0 -1 1678380685473 ""} { "Info" "ISGN_ENTITY_NAME" "1 FullAdder " "Found entity 1: FullAdder" { } { { "FullAdder.vhd" "" { Text "/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/FullAdder.vhd" 4 -1 0 } } } 0 12023 "Found entity %1!d!: %2!s!" 0 0 "Design Software" 0 -1 1678380685473 ""} } { } 0 12021 "Found %2!llu! design units, including %3!llu! entities, in source file %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1678380685473 ""}
|
||||||
|
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "Adder4.vhd 2 1 " "Found 2 design units, including 1 entities, in source file Adder4.vhd" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 Adder4-Structural " "Found design unit 1: Adder4-Structural" { } { { "Adder4.vhd" "" { Text "/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/Adder4.vhd" 14 -1 0 } } } 0 12022 "Found design unit %1!d!: %2!s!" 0 0 "Design Software" 0 -1 1678380685473 ""} { "Info" "ISGN_ENTITY_NAME" "1 Adder4 " "Found entity 1: Adder4" { } { { "Adder4.vhd" "" { Text "/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/Adder4.vhd" 4 -1 0 } } } 0 12023 "Found entity %1!d!: %2!s!" 0 0 "Design Software" 0 -1 1678380685473 ""} } { } 0 12021 "Found %2!llu! design units, including %3!llu! entities, in source file %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1678380685473 ""}
|
||||||
|
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "AdderDemo.bdf 1 1 " "Found 1 design units, including 1 entities, in source file AdderDemo.bdf" { { "Info" "ISGN_ENTITY_NAME" "1 AdderDemo " "Found entity 1: AdderDemo" { } { { "AdderDemo.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/AdderDemo.bdf" { } } } } 0 12023 "Found entity %1!d!: %2!s!" 0 0 "Design Software" 0 -1 1678380685473 ""} } { } 0 12021 "Found %2!llu! design units, including %3!llu! entities, in source file %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1678380685473 ""}
|
||||||
|
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "AddSub4.vhd 2 1 " "Found 2 design units, including 1 entities, in source file AddSub4.vhd" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 AddSub4-Behavioral " "Found design unit 1: AddSub4-Behavioral" { } { { "AddSub4.vhd" "" { Text "/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/AddSub4.vhd" 29 -1 0 } } } 0 12022 "Found design unit %1!d!: %2!s!" 0 0 "Design Software" 0 -1 1678380685474 ""} { "Info" "ISGN_ENTITY_NAME" "1 AddSub4 " "Found entity 1: AddSub4" { } { { "AddSub4.vhd" "" { Text "/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/AddSub4.vhd" 5 -1 0 } } } 0 12023 "Found entity %1!d!: %2!s!" 0 0 "Design Software" 0 -1 1678380685474 ""} } { } 0 12021 "Found %2!llu! design units, including %3!llu! entities, in source file %1!s!" 0 0 "Analysis & Synthesis" 0 -1 1678380685474 ""}
|
||||||
|
{ "Info" "ISGN_START_ELABORATION_TOP" "AdderDemo " "Elaborating entity \"AdderDemo\" for the top level hierarchy" { } { } 0 12127 "Elaborating entity \"%1!s!\" for the top level hierarchy" 0 0 "Analysis & Synthesis" 0 -1 1678380685504 ""}
|
||||||
|
{ "Warning" "WGDFX_PRIMITIVE_IGNORED" "GND Ground2 " "Primitive \"GND\" of instance \"Ground2\" not used" { } { { "AdderDemo.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/AdderDemo.bdf" { { 304 464 496 336 "Ground2" "" } } } } } 0 275008 "Primitive \"%1!s!\" of instance \"%2!s!\" not used" 0 0 "Analysis & Synthesis" 0 -1 1678380685505 ""}
|
||||||
|
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "Adder4 Adder4:Adder4Demo " "Elaborating entity \"Adder4\" for hierarchy \"Adder4:Adder4Demo\"" { } { { "AdderDemo.bdf" "Adder4Demo" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/AdderDemo.bdf" { { 160 488 640 272 "Adder4Demo" "" } } } } } 0 12128 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0 "Analysis & Synthesis" 0 -1 1678380685506 ""}
|
||||||
|
{ "Info" "ISGN_START_ELABORATION_HIERARCHY_WITH_ARCHITECTURE" "FullAdder Adder4:Adder4Demo\|FullAdder:bit0 A:behavioral " "Elaborating entity \"FullAdder\" using architecture \"A:behavioral\" for hierarchy \"Adder4:Adder4Demo\|FullAdder:bit0\"" { } { { "Adder4.vhd" "bit0" { Text "/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/Adder4.vhd" 17 0 0 } } } 0 12129 "Elaborating entity \"%1!s!\" using architecture \"%3!s!\" for hierarchy \"%2!s!\"" 0 0 "Analysis & Synthesis" 0 -1 1678380685507 ""}
|
||||||
|
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "AddSub4 AddSub4:AddSub4Demo " "Elaborating entity \"AddSub4\" for hierarchy \"AddSub4:AddSub4Demo\"" { } { { "AdderDemo.bdf" "AddSub4Demo" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/AdderDemo.bdf" { { 344 488 640 456 "AddSub4Demo" "" } } } } } 0 12128 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0 "Analysis & Synthesis" 0 -1 1678380685509 ""}
|
||||||
|
{ "Warning" "WMLS_MLS_STUCK_PIN_HDR" "" "Output pins are stuck at VCC or GND" { { "Warning" "WMLS_MLS_STUCK_PIN" "LEDR\[9\] GND " "Pin \"LEDR\[9\]\" is stuck at GND" { } { { "AdderDemo.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/AdderDemo.bdf" { { 184 648 824 200 "LEDR\[3..0\]" "" } { 368 648 824 384 "LEDR\[13..10\]" "" } { 384 648 824 400 "LEDR\[14\]" "" } { 200 648 824 216 "LEDR\[4\]" "" } { 288 488 664 304 "LEDR\[9..5\]" "" } } } } } 0 13410 "Pin \"%1!s!\" is stuck at %2!s!" 0 0 "Design Software" 0 -1 1678380685841 "|AdderDemo|LEDR[9]"} { "Warning" "WMLS_MLS_STUCK_PIN" "LEDR\[8\] GND " "Pin \"LEDR\[8\]\" is stuck at GND" { } { { "AdderDemo.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/AdderDemo.bdf" { { 184 648 824 200 "LEDR\[3..0\]" "" } { 368 648 824 384 "LEDR\[13..10\]" "" } { 384 648 824 400 "LEDR\[14\]" "" } { 200 648 824 216 "LEDR\[4\]" "" } { 288 488 664 304 "LEDR\[9..5\]" "" } } } } } 0 13410 "Pin \"%1!s!\" is stuck at %2!s!" 0 0 "Design Software" 0 -1 1678380685841 "|AdderDemo|LEDR[8]"} { "Warning" "WMLS_MLS_STUCK_PIN" "LEDR\[7\] GND " "Pin \"LEDR\[7\]\" is stuck at GND" { } { { "AdderDemo.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/AdderDemo.bdf" { { 184 648 824 200 "LEDR\[3..0\]" "" } { 368 648 824 384 "LEDR\[13..10\]" "" } { 384 648 824 400 "LEDR\[14\]" "" } { 200 648 824 216 "LEDR\[4\]" "" } { 288 488 664 304 "LEDR\[9..5\]" "" } } } } } 0 13410 "Pin \"%1!s!\" is stuck at %2!s!" 0 0 "Design Software" 0 -1 1678380685841 "|AdderDemo|LEDR[7]"} { "Warning" "WMLS_MLS_STUCK_PIN" "LEDR\[6\] GND " "Pin \"LEDR\[6\]\" is stuck at GND" { } { { "AdderDemo.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/AdderDemo.bdf" { { 184 648 824 200 "LEDR\[3..0\]" "" } { 368 648 824 384 "LEDR\[13..10\]" "" } { 384 648 824 400 "LEDR\[14\]" "" } { 200 648 824 216 "LEDR\[4\]" "" } { 288 488 664 304 "LEDR\[9..5\]" "" } } } } } 0 13410 "Pin \"%1!s!\" is stuck at %2!s!" 0 0 "Design Software" 0 -1 1678380685841 "|AdderDemo|LEDR[6]"} { "Warning" "WMLS_MLS_STUCK_PIN" "LEDR\[5\] GND " "Pin \"LEDR\[5\]\" is stuck at GND" { } { { "AdderDemo.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/AdderDemo.bdf" { { 184 648 824 200 "LEDR\[3..0\]" "" } { 368 648 824 384 "LEDR\[13..10\]" "" } { 384 648 824 400 "LEDR\[14\]" "" } { 200 648 824 216 "LEDR\[4\]" "" } { 288 488 664 304 "LEDR\[9..5\]" "" } } } } } 0 13410 "Pin \"%1!s!\" is stuck at %2!s!" 0 0 "Design Software" 0 -1 1678380685841 "|AdderDemo|LEDR[5]"} } { } 0 13024 "Output pins are stuck at VCC or GND" 0 0 "Analysis & Synthesis" 0 -1 1678380685841 ""}
|
||||||
|
{ "Info" "ISUTIL_TIMING_DRIVEN_SYNTHESIS_RUNNING" "" "Timing-Driven Synthesis is running" { } { } 0 286030 "Timing-Driven Synthesis is running" 0 0 "Analysis & Synthesis" 0 -1 1678380685896 ""}
|
||||||
|
{ "Info" "IBPM_HARD_BLOCK_PARTITION_CREATED" "hard_block:auto_generated_inst " "Generating hard_block partition \"hard_block:auto_generated_inst\"" { { "Info" "IBPM_HARD_BLOCK_PARTITION_NODE" "0 0 0 0 0 " "Adding 0 node(s), including 0 DDIO, 0 PLL, 0 transceiver and 0 LCELL" { } { } 0 16011 "Adding %1!d! node(s), including %2!d! DDIO, %3!d! PLL, %4!d! transceiver and %5!d! LCELL" 0 0 "Design Software" 0 -1 1678380686259 ""} } { } 0 16010 "Generating hard_block partition \"%1!s!\"" 0 0 "Analysis & Synthesis" 0 -1 1678380686259 ""}
|
||||||
|
{ "Warning" "WCUT_CUT_UNNECESSARY_INPUT_PIN_HDR" "2 " "Design contains 2 input pin(s) that do not drive logic" { { "Warning" "WCUT_CUT_UNNECESSARY_INPUT_PIN" "SW\[9\] " "No output dependent on input pin \"SW\[9\]\"" { } { { "AdderDemo.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/AdderDemo.bdf" { { 200 312 480 216 "SW" "" } } } } } 0 15610 "No output dependent on input pin \"%1!s!\"" 0 0 "Design Software" 0 -1 1678380686280 "|AdderDemo|SW[9]"} { "Warning" "WCUT_CUT_UNNECESSARY_INPUT_PIN" "SW\[8\] " "No output dependent on input pin \"SW\[8\]\"" { } { { "AdderDemo.bdf" "" { Schematic "/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/AdderDemo.bdf" { { 200 312 480 216 "SW" "" } } } } } 0 15610 "No output dependent on input pin \"%1!s!\"" 0 0 "Design Software" 0 -1 1678380686280 "|AdderDemo|SW[8]"} } { } 0 21074 "Design contains %1!d! input pin(s) that do not drive logic" 0 0 "Analysis & Synthesis" 0 -1 1678380686280 ""}
|
||||||
|
{ "Info" "ICUT_CUT_TM_SUMMARY" "51 " "Implemented 51 device resources after synthesis - the final resource count might be different" { { "Info" "ICUT_CUT_TM_IPINS" "19 " "Implemented 19 input pins" { } { } 0 21058 "Implemented %1!d! input pins" 0 0 "Design Software" 0 -1 1678380686280 ""} { "Info" "ICUT_CUT_TM_OPINS" "15 " "Implemented 15 output pins" { } { } 0 21059 "Implemented %1!d! output pins" 0 0 "Design Software" 0 -1 1678380686280 ""} { "Info" "ICUT_CUT_TM_LCELLS" "17 " "Implemented 17 logic cells" { } { } 0 21061 "Implemented %1!d! logic cells" 0 0 "Design Software" 0 -1 1678380686280 ""} } { } 0 21057 "Implemented %1!d! device resources after synthesis - the final resource count might be different" 0 0 "Analysis & Synthesis" 0 -1 1678380686280 ""}
|
||||||
|
{ "Info" "IQEXE_ERROR_COUNT" "Analysis & Synthesis 0 s 11 s Quartus Prime " "Quartus Prime Analysis & Synthesis was successful. 0 errors, 11 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "431 " "Peak virtual memory: 431 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1678380686284 ""} { "Info" "IQEXE_END_BANNER_TIME" "Thu Mar 9 16:51:26 2023 " "Processing ended: Thu Mar 9 16:51:26 2023" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1678380686284 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:07 " "Elapsed time: 00:00:07" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1678380686284 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:16 " "Total CPU time (on all processors): 00:00:16" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1678380686284 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Analysis & Synthesis" 0 -1 1678380686284 ""}
|
Binary file not shown.
Binary file not shown.
Binary file not shown.
|
@ -0,0 +1 @@
|
||||||
|
v1
|
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
|
@ -0,0 +1 @@
|
||||||
|
DONE
|
|
@ -0,0 +1,49 @@
|
||||||
|
{ "Info" "IQEXE_SEPARATOR" "" "*******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "Design Software" 0 -1 1678380696292 ""}
|
||||||
|
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Timing Analyzer Quartus Prime " "Running Quartus Prime Timing Analyzer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition " "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition" { } { } 0 0 "%1!s!" 0 0 "Design Software" 0 -1 1678380696292 ""} { "Info" "IQEXE_START_BANNER_TIME" "Thu Mar 9 16:51:36 2023 " "Processing started: Thu Mar 9 16:51:36 2023" { } { } 0 0 "Processing started: %1!s!" 0 0 "Design Software" 0 -1 1678380696292 ""} } { } 4 0 "Running %2!s! %1!s!" 0 0 "Timing Analyzer" 0 -1 1678380696292 ""}
|
||||||
|
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_sta AdderDemo -c AdderDemo " "Command: quartus_sta AdderDemo -c AdderDemo" { } { } 0 0 "Command: %1!s!" 0 0 "Timing Analyzer" 0 -1 1678380696292 ""}
|
||||||
|
{ "Info" "0" "" "qsta_default_script.tcl version: #1" { } { } 0 0 "qsta_default_script.tcl version: #1" 0 0 "Timing Analyzer" 0 0 1678380696317 ""}
|
||||||
|
{ "Warning" "WQCU_PARALLEL_USER_SHOULD_SPECIFY_NUM_PROC" "" "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." { } { } 0 18236 "Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance." 0 0 "Timing Analyzer" 0 -1 1678380696381 ""}
|
||||||
|
{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "4 4 " "Parallel compilation is enabled and will use 4 of the 4 processors detected" { } { } 0 20030 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "Timing Analyzer" 0 -1 1678380696381 ""}
|
||||||
|
{ "Info" "ICUT_CUT_USING_OPERATING_CONDITION" "Low junction temperature 0 degrees C " "Low junction temperature is 0 degrees C" { } { } 0 21077 "%1!s! is %2!s!" 0 0 "Timing Analyzer" 0 -1 1678380696433 ""}
|
||||||
|
{ "Info" "ICUT_CUT_USING_OPERATING_CONDITION" "High junction temperature 85 degrees C " "High junction temperature is 85 degrees C" { } { } 0 21077 "%1!s! is %2!s!" 0 0 "Timing Analyzer" 0 -1 1678380696433 ""}
|
||||||
|
{ "Critical Warning" "WSTA_SDC_NOT_FOUND" "AdderDemo.sdc " "Synopsys Design Constraints File file not found: 'AdderDemo.sdc'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." { } { } 1 332012 "Synopsys Design Constraints File file not found: '%1!s!'. A Synopsys Design Constraints File is required by the Timing Analyzer to get proper timing constraints. Without it, the Compiler will not properly optimize the design." 0 0 "Timing Analyzer" 0 -1 1678380696745 ""}
|
||||||
|
{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1678380696745 ""}
|
||||||
|
{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1678380696746 ""}
|
||||||
|
{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1678380696746 ""}
|
||||||
|
{ "Info" "ISTA_NO_CLOCK_UNCERTAINTY_FOUND_DERIVING" "\"derive_clock_uncertainty\" " "No user constrained clock uncertainty found in the design. Calling \"derive_clock_uncertainty\"" { } { } 0 332143 "No user constrained clock uncertainty found in the design. Calling %1!s!" 0 0 "Timing Analyzer" 0 -1 1678380696746 ""}
|
||||||
|
{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1678380696746 ""}
|
||||||
|
{ "Info" "0" "" "Found TIMING_ANALYZER_REPORT_SCRIPT_INCLUDE_DEFAULT_ANALYSIS = ON" { } { } 0 0 "Found TIMING_ANALYZER_REPORT_SCRIPT_INCLUDE_DEFAULT_ANALYSIS = ON" 0 0 "Timing Analyzer" 0 0 1678380696746 ""}
|
||||||
|
{ "Info" "ISTA_NO_CLOCKS_TO_REPORT" "" "No clocks to report" { } { } 0 332159 "No clocks to report" 0 0 "Timing Analyzer" 0 -1 1678380696750 ""}
|
||||||
|
{ "Info" "0" "" "Analyzing Slow 1200mV 85C Model" { } { } 0 0 "Analyzing Slow 1200mV 85C Model" 0 0 "Timing Analyzer" 0 0 1678380696750 ""}
|
||||||
|
{ "Info" "ISTA_NO_PATHS_TO_REPORT" "fmax " "No fmax paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1678380696751 ""}
|
||||||
|
{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1678380696753 ""}
|
||||||
|
{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1678380696754 ""}
|
||||||
|
{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1678380696754 ""}
|
||||||
|
{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1678380696755 ""}
|
||||||
|
{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1678380696755 ""}
|
||||||
|
{ "Info" "0" "" "Analyzing Slow 1200mV 0C Model" { } { } 0 0 "Analyzing Slow 1200mV 0C Model" 0 0 "Timing Analyzer" 0 0 1678380696757 ""}
|
||||||
|
{ "Info" "ITAPI_TAPI_STARTED" "" "Started post-fitting delay annotation" { } { } 0 334003 "Started post-fitting delay annotation" 0 0 "Timing Analyzer" 0 -1 1678380696770 ""}
|
||||||
|
{ "Info" "ITAPI_TAPI_COMPLETED" "" "Delay annotation completed successfully" { } { } 0 334004 "Delay annotation completed successfully" 0 0 "Timing Analyzer" 0 -1 1678380696944 ""}
|
||||||
|
{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1678380696958 ""}
|
||||||
|
{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1678380696958 ""}
|
||||||
|
{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1678380696958 ""}
|
||||||
|
{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1678380696958 ""}
|
||||||
|
{ "Info" "ISTA_NO_PATHS_TO_REPORT" "fmax " "No fmax paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1678380696959 ""}
|
||||||
|
{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1678380696960 ""}
|
||||||
|
{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1678380696960 ""}
|
||||||
|
{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1678380696960 ""}
|
||||||
|
{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1678380696961 ""}
|
||||||
|
{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1678380696961 ""}
|
||||||
|
{ "Info" "0" "" "Analyzing Fast 1200mV 0C Model" { } { } 0 0 "Analyzing Fast 1200mV 0C Model" 0 0 "Timing Analyzer" 0 0 1678380696963 ""}
|
||||||
|
{ "Info" "ISTA_NO_CLOCK_FOUND_DERIVING" "base clocks \"derive_clocks -period 1.0\" " "No user constrained base clocks found in the design. Calling \"derive_clocks -period 1.0\"" { } { } 0 332142 "No user constrained %1!s! found in the design. Calling %2!s!" 0 0 "Timing Analyzer" 0 -1 1678380697003 ""}
|
||||||
|
{ "Info" "ISTA_DERIVE_CLOCKS_FOUND_NO_CLOCKS" "" "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." { } { } 0 332096 "The command derive_clocks did not find any clocks to derive. No clocks were created or changed." 0 0 "Timing Analyzer" 0 -1 1678380697003 ""}
|
||||||
|
{ "Warning" "WSTA_NO_CLOCKS_DEFINED" "" "No clocks defined in design." { } { } 0 332068 "No clocks defined in design." 0 0 "Timing Analyzer" 0 -1 1678380697003 ""}
|
||||||
|
{ "Info" "ISTA_NO_UNCERTAINTY_FOUND" "" "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." { } { } 0 332154 "The derive_clock_uncertainty command did not apply clock uncertainty to any clock-to-clock transfers." 0 0 "Timing Analyzer" 0 -1 1678380697003 ""}
|
||||||
|
{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Setup " "No Setup paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1678380697004 ""}
|
||||||
|
{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Hold " "No Hold paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1678380697005 ""}
|
||||||
|
{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Recovery " "No Recovery paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1678380697005 ""}
|
||||||
|
{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Removal " "No Removal paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1678380697006 ""}
|
||||||
|
{ "Info" "ISTA_NO_PATHS_TO_REPORT" "Minimum Pulse Width " "No Minimum Pulse Width paths to report" { } { } 0 332140 "No %1!s! paths to report" 0 0 "Timing Analyzer" 0 -1 1678380697006 ""}
|
||||||
|
{ "Info" "ISTA_UCP_NOT_CONSTRAINED" "setup " "Design is not fully constrained for setup requirements" { } { } 0 332102 "Design is not fully constrained for %1!s! requirements" 0 0 "Timing Analyzer" 0 -1 1678380697236 ""}
|
||||||
|
{ "Info" "ISTA_UCP_NOT_CONSTRAINED" "hold " "Design is not fully constrained for hold requirements" { } { } 0 332102 "Design is not fully constrained for %1!s! requirements" 0 0 "Timing Analyzer" 0 -1 1678380697236 ""}
|
||||||
|
{ "Info" "IQEXE_ERROR_COUNT" "Timing Analyzer 0 s 5 s Quartus Prime " "Quartus Prime Timing Analyzer was successful. 0 errors, 5 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "535 " "Peak virtual memory: 535 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "Design Software" 0 -1 1678380697247 ""} { "Info" "IQEXE_END_BANNER_TIME" "Thu Mar 9 16:51:37 2023 " "Processing ended: Thu Mar 9 16:51:37 2023" { } { } 0 0 "Processing ended: %1!s!" 0 0 "Design Software" 0 -1 1678380697247 ""} { "Info" "IQEXE_ELAPSED_TIME" "00:00:01 " "Elapsed time: 00:00:01" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "Design Software" 0 -1 1678380697247 ""} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:01 " "Total CPU time (on all processors): 00:00:01" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "Design Software" 0 -1 1678380697247 ""} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "Timing Analyzer" 0 -1 1678380697247 ""}
|
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
|
@ -0,0 +1,7 @@
|
||||||
|
start_full_compilation:s:00:00:19
|
||||||
|
start_analysis_synthesis:s:00:00:07-start_full_compilation
|
||||||
|
start_analysis_elaboration:s-start_full_compilation
|
||||||
|
start_fitter:s:00:00:07-start_full_compilation
|
||||||
|
start_assembler:s:00:00:02-start_full_compilation
|
||||||
|
start_timing_analyzer:s:00:00:02-start_full_compilation
|
||||||
|
start_eda_netlist_writer:s:00:00:01-start_full_compilation
|
Binary file not shown.
|
@ -0,0 +1,117 @@
|
||||||
|
{
|
||||||
|
"partitions" : [
|
||||||
|
{
|
||||||
|
"name" : "Top",
|
||||||
|
"pins" : [
|
||||||
|
{
|
||||||
|
"name" : "LEDR[14]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "LEDR[13]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "LEDR[12]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "LEDR[11]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "LEDR[10]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "LEDR[4]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "LEDR[3]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "LEDR[2]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "LEDR[1]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "LEDR[0]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "KEY[0]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "SW[13]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "SW[17]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "SW[12]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "SW[16]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "SW[11]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "SW[15]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "SW[10]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "SW[14]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "SW[7]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "SW[3]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "SW[6]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "SW[2]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "SW[0]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "SW[4]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "SW[1]",
|
||||||
|
"strict" : false
|
||||||
|
},
|
||||||
|
{
|
||||||
|
"name" : "SW[5]",
|
||||||
|
"strict" : false
|
||||||
|
}
|
||||||
|
]
|
||||||
|
}
|
||||||
|
]
|
||||||
|
}
|
File diff suppressed because one or more lines are too long
|
@ -0,0 +1,11 @@
|
||||||
|
This folder contains data for incremental compilation.
|
||||||
|
|
||||||
|
The compiled_partitions sub-folder contains previous compilation results for each partition.
|
||||||
|
As long as this folder is preserved, incremental compilation results from earlier compiles
|
||||||
|
can be re-used. To perform a clean compilation from source files for all partitions, both
|
||||||
|
the db and incremental_db folder should be removed.
|
||||||
|
|
||||||
|
The imported_partitions sub-folder contains the last imported QXP for each imported partition.
|
||||||
|
As long as this folder is preserved, imported partitions will be automatically re-imported
|
||||||
|
when the db or incremental_db/compiled_partitions folders are removed.
|
||||||
|
|
|
@ -0,0 +1,3 @@
|
||||||
|
Quartus_Version = Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition
|
||||||
|
Version_Index = 520278016
|
||||||
|
Creation_Time = Wed Mar 8 10:57:54 2023
|
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
|
@ -0,0 +1 @@
|
||||||
|
v1
|
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
|
@ -0,0 +1 @@
|
||||||
|
c5eb7f6cdd530884c3b884e0a3668ea4
|
Binary file not shown.
Binary file not shown.
Binary file not shown.
|
@ -0,0 +1,92 @@
|
||||||
|
Assembler report for AdderDemo
|
||||||
|
Thu Mar 9 16:51:35 2023
|
||||||
|
Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition
|
||||||
|
|
||||||
|
|
||||||
|
---------------------
|
||||||
|
; Table of Contents ;
|
||||||
|
---------------------
|
||||||
|
1. Legal Notice
|
||||||
|
2. Assembler Summary
|
||||||
|
3. Assembler Settings
|
||||||
|
4. Assembler Generated Files
|
||||||
|
5. Assembler Device Options: AdderDemo.sof
|
||||||
|
6. Assembler Messages
|
||||||
|
|
||||||
|
|
||||||
|
|
||||||
|
----------------
|
||||||
|
; Legal Notice ;
|
||||||
|
----------------
|
||||||
|
Copyright (C) 2020 Intel Corporation. All rights reserved.
|
||||||
|
Your use of Intel Corporation's design tools, logic functions
|
||||||
|
and other software and tools, and any partner logic
|
||||||
|
functions, and any output files from any of the foregoing
|
||||||
|
(including device programming or simulation files), and any
|
||||||
|
associated documentation or information are expressly subject
|
||||||
|
to the terms and conditions of the Intel Program License
|
||||||
|
Subscription Agreement, the Intel Quartus Prime License Agreement,
|
||||||
|
the Intel FPGA IP License Agreement, or other applicable license
|
||||||
|
agreement, including, without limitation, that your use is for
|
||||||
|
the sole purpose of programming logic devices manufactured by
|
||||||
|
Intel and sold by Intel or its authorized distributors. Please
|
||||||
|
refer to the applicable agreement for further details, at
|
||||||
|
https://fpgasoftware.intel.com/eula.
|
||||||
|
|
||||||
|
|
||||||
|
|
||||||
|
+---------------------------------------------------------------+
|
||||||
|
; Assembler Summary ;
|
||||||
|
+-----------------------+---------------------------------------+
|
||||||
|
; Assembler Status ; Successful - Thu Mar 9 16:51:35 2023 ;
|
||||||
|
; Revision Name ; AdderDemo ;
|
||||||
|
; Top-level Entity Name ; AdderDemo ;
|
||||||
|
; Family ; Cyclone IV E ;
|
||||||
|
; Device ; EP4CE115F29C7 ;
|
||||||
|
+-----------------------+---------------------------------------+
|
||||||
|
|
||||||
|
|
||||||
|
+----------------------------------+
|
||||||
|
; Assembler Settings ;
|
||||||
|
+--------+---------+---------------+
|
||||||
|
; Option ; Setting ; Default Value ;
|
||||||
|
+--------+---------+---------------+
|
||||||
|
|
||||||
|
|
||||||
|
+----------------------------------------------------------------------------------------------------+
|
||||||
|
; Assembler Generated Files ;
|
||||||
|
+----------------------------------------------------------------------------------------------------+
|
||||||
|
; File Name ;
|
||||||
|
+----------------------------------------------------------------------------------------------------+
|
||||||
|
; /home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/output_files/AdderDemo.sof ;
|
||||||
|
+----------------------------------------------------------------------------------------------------+
|
||||||
|
|
||||||
|
|
||||||
|
+-----------------------------------------+
|
||||||
|
; Assembler Device Options: AdderDemo.sof ;
|
||||||
|
+----------------+------------------------+
|
||||||
|
; Option ; Setting ;
|
||||||
|
+----------------+------------------------+
|
||||||
|
; JTAG usercode ; 0x00567C84 ;
|
||||||
|
; Checksum ; 0x00567C84 ;
|
||||||
|
+----------------+------------------------+
|
||||||
|
|
||||||
|
|
||||||
|
+--------------------+
|
||||||
|
; Assembler Messages ;
|
||||||
|
+--------------------+
|
||||||
|
Info: *******************************************************************
|
||||||
|
Info: Running Quartus Prime Assembler
|
||||||
|
Info: Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition
|
||||||
|
Info: Processing started: Thu Mar 9 16:51:33 2023
|
||||||
|
Info: Command: quartus_asm --read_settings_files=off --write_settings_files=off AdderDemo -c AdderDemo
|
||||||
|
Warning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance.
|
||||||
|
Info (115031): Writing out detailed assembly data for power analysis
|
||||||
|
Info (115030): Assembler is generating device programming files
|
||||||
|
Info: Quartus Prime Assembler was successful. 0 errors, 1 warning
|
||||||
|
Info: Peak virtual memory: 362 megabytes
|
||||||
|
Info: Processing ended: Thu Mar 9 16:51:35 2023
|
||||||
|
Info: Elapsed time: 00:00:02
|
||||||
|
Info: Total CPU time (on all processors): 00:00:02
|
||||||
|
|
||||||
|
|
|
@ -0,0 +1,13 @@
|
||||||
|
/* Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition */
|
||||||
|
JedecChain;
|
||||||
|
FileRevision(JESD32A);
|
||||||
|
DefaultMfr(6E);
|
||||||
|
|
||||||
|
P ActionCode(Cfg)
|
||||||
|
Device PartName(EP4CE115F29) Path("/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/output_files/") File("AdderDemo.sof") MfrSpec(OpMask(1));
|
||||||
|
|
||||||
|
ChainEnd;
|
||||||
|
|
||||||
|
AlteraBegin;
|
||||||
|
ChainType(JTAG);
|
||||||
|
AlteraEnd;
|
|
@ -0,0 +1 @@
|
||||||
|
Thu Mar 9 16:51:38 2023
|
|
@ -0,0 +1,94 @@
|
||||||
|
EDA Netlist Writer report for AdderDemo
|
||||||
|
Thu Mar 9 16:51:38 2023
|
||||||
|
Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition
|
||||||
|
|
||||||
|
|
||||||
|
---------------------
|
||||||
|
; Table of Contents ;
|
||||||
|
---------------------
|
||||||
|
1. Legal Notice
|
||||||
|
2. EDA Netlist Writer Summary
|
||||||
|
3. Simulation Settings
|
||||||
|
4. Simulation Generated Files
|
||||||
|
5. EDA Netlist Writer Messages
|
||||||
|
|
||||||
|
|
||||||
|
|
||||||
|
----------------
|
||||||
|
; Legal Notice ;
|
||||||
|
----------------
|
||||||
|
Copyright (C) 2020 Intel Corporation. All rights reserved.
|
||||||
|
Your use of Intel Corporation's design tools, logic functions
|
||||||
|
and other software and tools, and any partner logic
|
||||||
|
functions, and any output files from any of the foregoing
|
||||||
|
(including device programming or simulation files), and any
|
||||||
|
associated documentation or information are expressly subject
|
||||||
|
to the terms and conditions of the Intel Program License
|
||||||
|
Subscription Agreement, the Intel Quartus Prime License Agreement,
|
||||||
|
the Intel FPGA IP License Agreement, or other applicable license
|
||||||
|
agreement, including, without limitation, that your use is for
|
||||||
|
the sole purpose of programming logic devices manufactured by
|
||||||
|
Intel and sold by Intel or its authorized distributors. Please
|
||||||
|
refer to the applicable agreement for further details, at
|
||||||
|
https://fpgasoftware.intel.com/eula.
|
||||||
|
|
||||||
|
|
||||||
|
|
||||||
|
+-------------------------------------------------------------------+
|
||||||
|
; EDA Netlist Writer Summary ;
|
||||||
|
+---------------------------+---------------------------------------+
|
||||||
|
; EDA Netlist Writer Status ; Successful - Thu Mar 9 16:51:38 2023 ;
|
||||||
|
; Revision Name ; AdderDemo ;
|
||||||
|
; Top-level Entity Name ; AdderDemo ;
|
||||||
|
; Family ; Cyclone IV E ;
|
||||||
|
; Simulation Files Creation ; Successful ;
|
||||||
|
+---------------------------+---------------------------------------+
|
||||||
|
|
||||||
|
|
||||||
|
+----------------------------------------------------------------------------------------------------------------------------+
|
||||||
|
; Simulation Settings ;
|
||||||
|
+---------------------------------------------------------------------------------------------------+------------------------+
|
||||||
|
; Option ; Setting ;
|
||||||
|
+---------------------------------------------------------------------------------------------------+------------------------+
|
||||||
|
; Tool Name ; ModelSim-Altera (VHDL) ;
|
||||||
|
; Generate functional simulation netlist ; On ;
|
||||||
|
; Truncate long hierarchy paths ; Off ;
|
||||||
|
; Map illegal HDL characters ; Off ;
|
||||||
|
; Flatten buses into individual nodes ; Off ;
|
||||||
|
; Maintain hierarchy ; Off ;
|
||||||
|
; Bring out device-wide set/reset signals as ports ; Off ;
|
||||||
|
; Enable glitch filtering ; Off ;
|
||||||
|
; Do not write top level VHDL entity ; Off ;
|
||||||
|
; Disable detection of setup and hold time violations in the input registers of bi-directional pins ; Off ;
|
||||||
|
; Architecture name in VHDL output netlist ; structure ;
|
||||||
|
; Generate third-party EDA tool command script for RTL functional simulation ; Off ;
|
||||||
|
; Generate third-party EDA tool command script for gate-level simulation ; Off ;
|
||||||
|
+---------------------------------------------------------------------------------------------------+------------------------+
|
||||||
|
|
||||||
|
|
||||||
|
+-----------------------------------------------------------------------------------------------------------+
|
||||||
|
; Simulation Generated Files ;
|
||||||
|
+-----------------------------------------------------------------------------------------------------------+
|
||||||
|
; Generated Files ;
|
||||||
|
+-----------------------------------------------------------------------------------------------------------+
|
||||||
|
; /home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/simulation/modelsim/AdderDemo.vho ;
|
||||||
|
+-----------------------------------------------------------------------------------------------------------+
|
||||||
|
|
||||||
|
|
||||||
|
+-----------------------------+
|
||||||
|
; EDA Netlist Writer Messages ;
|
||||||
|
+-----------------------------+
|
||||||
|
Info: *******************************************************************
|
||||||
|
Info: Running Quartus Prime EDA Netlist Writer
|
||||||
|
Info: Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition
|
||||||
|
Info: Processing started: Thu Mar 9 16:51:38 2023
|
||||||
|
Info: Command: quartus_eda --read_settings_files=off --write_settings_files=off AdderDemo -c AdderDemo
|
||||||
|
Warning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance.
|
||||||
|
Info (204019): Generated file AdderDemo.vho in folder "/home/tiagorg/repos/uaveiro-leci/1ano/2semestre/lsd/pratica03/AdderDemo/simulation/modelsim/" for EDA simulation tool
|
||||||
|
Info: Quartus Prime EDA Netlist Writer was successful. 0 errors, 1 warning
|
||||||
|
Info: Peak virtual memory: 612 megabytes
|
||||||
|
Info: Processing ended: Thu Mar 9 16:51:38 2023
|
||||||
|
Info: Elapsed time: 00:00:00
|
||||||
|
Info: Total CPU time (on all processors): 00:00:00
|
||||||
|
|
||||||
|
|
File diff suppressed because it is too large
Load Diff
|
@ -0,0 +1,8 @@
|
||||||
|
Extra Info (176273): Performing register packing on registers with non-logic cell location assignments
|
||||||
|
Extra Info (176274): Completed register packing on registers with non-logic cell location assignments
|
||||||
|
Extra Info (176236): Started Fast Input/Output/OE register processing
|
||||||
|
Extra Info (176237): Finished Fast Input/Output/OE register processing
|
||||||
|
Extra Info (176238): Start inferring scan chains for DSP blocks
|
||||||
|
Extra Info (176239): Inferring scan chains for DSP blocks is complete
|
||||||
|
Extra Info (176248): Moving registers into I/O cells, Multiplier Blocks, and RAM blocks to improve timing and density
|
||||||
|
Extra Info (176249): Finished moving registers into I/O cells, Multiplier Blocks, and RAM blocks
|
Some files were not shown because too many files have changed in this diff Show More
Loading…
Reference in New Issue